Logo
Explore Help
Register Sign In
caio/clang-p2996
1
0
Fork 0
You've already forked clang-p2996
Code Issues Pull Requests Actions Packages Projects Releases Wiki Activity
Files
05727d94de75e2e98e6ae37c36aeb4f6ca6b2aed
clang-p2996/llvm/test/MC/Disassembler/PowerPC
History
Lei Huang 7a7e9109a2 [PowerPC] Implement P10 Byte Reverse Insructions
Generate brh, brw and brd instructions for byte-swap operations
on P10 and generating a single instruction for a 32-bit swap followed
by a 16-bit right shift.

Reviewed By: stefanp

Differential Revision: https://reviews.llvm.org/D140414
2022-12-21 09:15:57 -06:00
..
dcbt.txt
…
lit.local.cfg
…
p10insts.txt
…
ppc32-extpid-e500.txt
…
ppc64-encoding-4xx.txt
…
ppc64-encoding-6xx.txt
…
ppc64-encoding-bookII.txt
…
ppc64-encoding-bookIII.txt
…
ppc64-encoding-e500.txt
…
ppc64-encoding-ext.txt
…
ppc64-encoding-fp.txt
…
ppc64-encoding-ISA31-invalid.txt
…
ppc64-encoding-ISA31.txt
[PowerPC] Implement P10 Byte Reverse Insructions
2022-12-21 09:15:57 -06:00
ppc64-encoding-p8htm.txt
…
ppc64-encoding-p8vector.txt
…
ppc64-encoding-p9vector.txt
…
ppc64-encoding-vmx.txt
…
ppc64-encoding.txt
…
ppc64-operands.txt
…
ppc64le-encoding-ISAFuture.txt
[PowerPC] Add new load/store with length instructions to Future CPU.
2022-11-21 13:22:27 -06:00
ppc64le-encoding.txt
…
ppc-encoding-ISAFuture.txt
[PowerPC] Add new load/store with length instructions to Future CPU.
2022-11-21 13:22:27 -06:00
vsx.txt
…
Powered by Gitea Version: 1.25.1 Page: 1042ms Template: 3ms
English
Bahasa Indonesia Deutsch English Español Français Gaeilge Italiano Latviešu Magyar nyelv Nederlands Polski Português de Portugal Português do Brasil Suomi Svenska Türkçe Čeština Ελληνικά Български Русский Українська فارسی മലയാളം 日本語 简体中文 繁體中文(台灣) 繁體中文(香港) 한국어
Licenses API