In the 2e29b0138c we introduce a specific solving algorithm
that analyzes the VGPR to SGPR copies use chains and either lowers
the copy to v_readfirstlane_b32 or converts the whole chain to VALU forms.
Same time we still have the code that blindly converts to VALU REG_SEQUENCE and PHIs
in case they produce SGPR but have VGPRs input operands. In case the REG_SEQUENCE and PHIs
are in the VGPR to SGPR copy use chain, and this chain was considered long enough to convert
copy to v_readfistlane_b32, further lowering them to VALU leads to several kinds of issues.
At first, we have v_readfistlane_b32 which is completely useless because most parts of its use chain
were moved to VALU forms. Second, we may encounter subtle bugs related to the EXEC-dependent CF
because of the weird mixing of SALU and VALU instructions.
This change removes the code that moves REG_SEQUENCE and PHIs to VALU. Instead, we use the fact
that both REG_SEQUENCE and PHIs have copy semantics. That is, if they define SGPR but have VGPR inputs,
we insert VGPR to SGPR copies to make them pure SGPR. Then, the new copies are processed by the common
VGPR to SGPR lowering algorithm.
This is Part 2 in the series of commits aiming at the massive refactoring of the SIFixSGPRCopies pass.
Reviewed By: rampitec
Differential Revision: https://reviews.llvm.org/D130367
2018 lines
83 KiB
LLVM
2018 lines
83 KiB
LLVM
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
|
|
; RUN: llc -march=amdgcn -mcpu=gfx600 -amdgpu-bypass-slow-div=0 -verify-machineinstrs < %s | FileCheck -check-prefix=GCN %s
|
|
; RUN: llc -march=amdgcn -mcpu=gfx600 -amdgpu-bypass-slow-div=0 -amdgpu-codegenprepare-expand-div64 -verify-machineinstrs < %s | FileCheck -check-prefix=GCN-IR %s
|
|
|
|
define amdgpu_kernel void @s_test_sdiv(i64 addrspace(1)* %out, i64 %x, i64 %y) {
|
|
; GCN-LABEL: s_test_sdiv:
|
|
; GCN: ; %bb.0:
|
|
; GCN-NEXT: s_load_dwordx2 s[2:3], s[0:1], 0xd
|
|
; GCN-NEXT: s_mov_b32 s7, 0xf000
|
|
; GCN-NEXT: s_mov_b32 s6, -1
|
|
; GCN-NEXT: s_waitcnt lgkmcnt(0)
|
|
; GCN-NEXT: s_ashr_i32 s8, s3, 31
|
|
; GCN-NEXT: s_add_u32 s2, s2, s8
|
|
; GCN-NEXT: s_mov_b32 s9, s8
|
|
; GCN-NEXT: s_addc_u32 s3, s3, s8
|
|
; GCN-NEXT: s_xor_b64 s[10:11], s[2:3], s[8:9]
|
|
; GCN-NEXT: v_cvt_f32_u32_e32 v0, s10
|
|
; GCN-NEXT: v_cvt_f32_u32_e32 v1, s11
|
|
; GCN-NEXT: s_sub_u32 s4, 0, s10
|
|
; GCN-NEXT: s_subb_u32 s5, 0, s11
|
|
; GCN-NEXT: s_load_dwordx4 s[0:3], s[0:1], 0x9
|
|
; GCN-NEXT: v_mac_f32_e32 v0, 0x4f800000, v1
|
|
; GCN-NEXT: v_rcp_f32_e32 v0, v0
|
|
; GCN-NEXT: s_waitcnt lgkmcnt(0)
|
|
; GCN-NEXT: s_ashr_i32 s12, s3, 31
|
|
; GCN-NEXT: v_mul_f32_e32 v0, 0x5f7ffffc, v0
|
|
; GCN-NEXT: v_mul_f32_e32 v1, 0x2f800000, v0
|
|
; GCN-NEXT: v_trunc_f32_e32 v1, v1
|
|
; GCN-NEXT: v_mac_f32_e32 v0, 0xcf800000, v1
|
|
; GCN-NEXT: v_cvt_u32_f32_e32 v1, v1
|
|
; GCN-NEXT: v_cvt_u32_f32_e32 v0, v0
|
|
; GCN-NEXT: s_add_u32 s2, s2, s12
|
|
; GCN-NEXT: s_mov_b32 s13, s12
|
|
; GCN-NEXT: v_mul_lo_u32 v2, s4, v1
|
|
; GCN-NEXT: v_mul_hi_u32 v3, s4, v0
|
|
; GCN-NEXT: v_mul_lo_u32 v5, s5, v0
|
|
; GCN-NEXT: v_mul_lo_u32 v4, s4, v0
|
|
; GCN-NEXT: s_addc_u32 s3, s3, s12
|
|
; GCN-NEXT: v_add_i32_e32 v2, vcc, v2, v3
|
|
; GCN-NEXT: v_add_i32_e32 v2, vcc, v5, v2
|
|
; GCN-NEXT: v_mul_hi_u32 v3, v0, v4
|
|
; GCN-NEXT: v_mul_lo_u32 v5, v0, v2
|
|
; GCN-NEXT: v_mul_hi_u32 v7, v0, v2
|
|
; GCN-NEXT: v_mul_lo_u32 v6, v1, v4
|
|
; GCN-NEXT: v_mul_hi_u32 v4, v1, v4
|
|
; GCN-NEXT: v_mul_hi_u32 v8, v1, v2
|
|
; GCN-NEXT: v_add_i32_e32 v3, vcc, v3, v5
|
|
; GCN-NEXT: v_addc_u32_e32 v5, vcc, 0, v7, vcc
|
|
; GCN-NEXT: v_mul_lo_u32 v2, v1, v2
|
|
; GCN-NEXT: v_add_i32_e32 v3, vcc, v3, v6
|
|
; GCN-NEXT: v_addc_u32_e32 v3, vcc, v5, v4, vcc
|
|
; GCN-NEXT: v_addc_u32_e32 v4, vcc, 0, v8, vcc
|
|
; GCN-NEXT: v_add_i32_e32 v2, vcc, v3, v2
|
|
; GCN-NEXT: v_addc_u32_e32 v3, vcc, 0, v4, vcc
|
|
; GCN-NEXT: v_add_i32_e32 v0, vcc, v0, v2
|
|
; GCN-NEXT: v_addc_u32_e32 v1, vcc, v1, v3, vcc
|
|
; GCN-NEXT: v_mul_lo_u32 v2, s4, v1
|
|
; GCN-NEXT: v_mul_hi_u32 v3, s4, v0
|
|
; GCN-NEXT: v_mul_lo_u32 v4, s5, v0
|
|
; GCN-NEXT: s_xor_b64 s[2:3], s[2:3], s[12:13]
|
|
; GCN-NEXT: s_mov_b32 s5, s1
|
|
; GCN-NEXT: v_add_i32_e32 v2, vcc, v3, v2
|
|
; GCN-NEXT: v_mul_lo_u32 v3, s4, v0
|
|
; GCN-NEXT: v_add_i32_e32 v2, vcc, v4, v2
|
|
; GCN-NEXT: v_mul_lo_u32 v6, v0, v2
|
|
; GCN-NEXT: v_mul_hi_u32 v7, v0, v3
|
|
; GCN-NEXT: v_mul_hi_u32 v8, v0, v2
|
|
; GCN-NEXT: v_mul_hi_u32 v5, v1, v3
|
|
; GCN-NEXT: v_mul_lo_u32 v3, v1, v3
|
|
; GCN-NEXT: v_mul_hi_u32 v4, v1, v2
|
|
; GCN-NEXT: v_add_i32_e32 v6, vcc, v7, v6
|
|
; GCN-NEXT: v_addc_u32_e32 v7, vcc, 0, v8, vcc
|
|
; GCN-NEXT: v_mul_lo_u32 v2, v1, v2
|
|
; GCN-NEXT: v_add_i32_e32 v3, vcc, v6, v3
|
|
; GCN-NEXT: v_addc_u32_e32 v3, vcc, v7, v5, vcc
|
|
; GCN-NEXT: v_addc_u32_e32 v4, vcc, 0, v4, vcc
|
|
; GCN-NEXT: v_add_i32_e32 v2, vcc, v3, v2
|
|
; GCN-NEXT: v_addc_u32_e32 v3, vcc, 0, v4, vcc
|
|
; GCN-NEXT: v_add_i32_e32 v0, vcc, v0, v2
|
|
; GCN-NEXT: v_addc_u32_e32 v1, vcc, v1, v3, vcc
|
|
; GCN-NEXT: v_mul_lo_u32 v2, s2, v1
|
|
; GCN-NEXT: v_mul_hi_u32 v3, s2, v0
|
|
; GCN-NEXT: v_mul_hi_u32 v4, s2, v1
|
|
; GCN-NEXT: v_mul_hi_u32 v5, s3, v1
|
|
; GCN-NEXT: v_mul_lo_u32 v1, s3, v1
|
|
; GCN-NEXT: v_add_i32_e32 v2, vcc, v3, v2
|
|
; GCN-NEXT: v_addc_u32_e32 v3, vcc, 0, v4, vcc
|
|
; GCN-NEXT: v_mul_lo_u32 v4, s3, v0
|
|
; GCN-NEXT: v_mul_hi_u32 v0, s3, v0
|
|
; GCN-NEXT: s_mov_b32 s4, s0
|
|
; GCN-NEXT: v_add_i32_e32 v2, vcc, v2, v4
|
|
; GCN-NEXT: v_addc_u32_e32 v0, vcc, v3, v0, vcc
|
|
; GCN-NEXT: v_addc_u32_e32 v2, vcc, 0, v5, vcc
|
|
; GCN-NEXT: v_add_i32_e32 v0, vcc, v0, v1
|
|
; GCN-NEXT: v_addc_u32_e32 v1, vcc, 0, v2, vcc
|
|
; GCN-NEXT: v_mul_lo_u32 v2, s10, v1
|
|
; GCN-NEXT: v_mul_hi_u32 v3, s10, v0
|
|
; GCN-NEXT: v_mul_lo_u32 v4, s11, v0
|
|
; GCN-NEXT: v_mov_b32_e32 v5, s11
|
|
; GCN-NEXT: v_add_i32_e32 v2, vcc, v3, v2
|
|
; GCN-NEXT: v_mul_lo_u32 v3, s10, v0
|
|
; GCN-NEXT: v_add_i32_e32 v2, vcc, v2, v4
|
|
; GCN-NEXT: v_sub_i32_e32 v4, vcc, s3, v2
|
|
; GCN-NEXT: v_sub_i32_e32 v3, vcc, s2, v3
|
|
; GCN-NEXT: v_subb_u32_e64 v4, s[0:1], v4, v5, vcc
|
|
; GCN-NEXT: v_subrev_i32_e64 v5, s[0:1], s10, v3
|
|
; GCN-NEXT: v_subbrev_u32_e64 v4, s[0:1], 0, v4, s[0:1]
|
|
; GCN-NEXT: v_cmp_le_u32_e64 s[0:1], s11, v4
|
|
; GCN-NEXT: v_cndmask_b32_e64 v6, 0, -1, s[0:1]
|
|
; GCN-NEXT: v_cmp_le_u32_e64 s[0:1], s10, v5
|
|
; GCN-NEXT: v_cndmask_b32_e64 v5, 0, -1, s[0:1]
|
|
; GCN-NEXT: v_cmp_eq_u32_e64 s[0:1], s11, v4
|
|
; GCN-NEXT: v_cndmask_b32_e64 v4, v6, v5, s[0:1]
|
|
; GCN-NEXT: v_add_i32_e64 v5, s[0:1], 2, v0
|
|
; GCN-NEXT: v_addc_u32_e64 v6, s[0:1], 0, v1, s[0:1]
|
|
; GCN-NEXT: v_add_i32_e64 v7, s[0:1], 1, v0
|
|
; GCN-NEXT: v_addc_u32_e64 v8, s[0:1], 0, v1, s[0:1]
|
|
; GCN-NEXT: v_cmp_ne_u32_e64 s[0:1], 0, v4
|
|
; GCN-NEXT: v_cndmask_b32_e64 v4, v8, v6, s[0:1]
|
|
; GCN-NEXT: v_mov_b32_e32 v6, s3
|
|
; GCN-NEXT: v_subb_u32_e32 v2, vcc, v6, v2, vcc
|
|
; GCN-NEXT: v_cmp_le_u32_e32 vcc, s11, v2
|
|
; GCN-NEXT: v_cndmask_b32_e64 v6, 0, -1, vcc
|
|
; GCN-NEXT: v_cmp_le_u32_e32 vcc, s10, v3
|
|
; GCN-NEXT: v_cndmask_b32_e64 v3, 0, -1, vcc
|
|
; GCN-NEXT: v_cmp_eq_u32_e32 vcc, s11, v2
|
|
; GCN-NEXT: v_cndmask_b32_e32 v2, v6, v3, vcc
|
|
; GCN-NEXT: v_cmp_ne_u32_e32 vcc, 0, v2
|
|
; GCN-NEXT: v_cndmask_b32_e64 v2, v7, v5, s[0:1]
|
|
; GCN-NEXT: v_cndmask_b32_e32 v0, v0, v2, vcc
|
|
; GCN-NEXT: s_xor_b64 s[0:1], s[12:13], s[8:9]
|
|
; GCN-NEXT: v_cndmask_b32_e32 v1, v1, v4, vcc
|
|
; GCN-NEXT: v_xor_b32_e32 v0, s0, v0
|
|
; GCN-NEXT: v_xor_b32_e32 v1, s1, v1
|
|
; GCN-NEXT: v_mov_b32_e32 v2, s1
|
|
; GCN-NEXT: v_subrev_i32_e32 v0, vcc, s0, v0
|
|
; GCN-NEXT: v_subb_u32_e32 v1, vcc, v1, v2, vcc
|
|
; GCN-NEXT: buffer_store_dwordx2 v[0:1], off, s[4:7], 0
|
|
; GCN-NEXT: s_endpgm
|
|
;
|
|
; GCN-IR-LABEL: s_test_sdiv:
|
|
; GCN-IR: ; %bb.0: ; %_udiv-special-cases
|
|
; GCN-IR-NEXT: s_load_dwordx4 s[4:7], s[0:1], 0x9
|
|
; GCN-IR-NEXT: s_load_dwordx2 s[8:9], s[0:1], 0xd
|
|
; GCN-IR-NEXT: s_waitcnt lgkmcnt(0)
|
|
; GCN-IR-NEXT: s_ashr_i32 s0, s7, 31
|
|
; GCN-IR-NEXT: s_mov_b32 s1, s0
|
|
; GCN-IR-NEXT: s_ashr_i32 s2, s9, 31
|
|
; GCN-IR-NEXT: s_xor_b64 s[6:7], s[0:1], s[6:7]
|
|
; GCN-IR-NEXT: s_mov_b32 s3, s2
|
|
; GCN-IR-NEXT: s_sub_u32 s12, s6, s0
|
|
; GCN-IR-NEXT: s_subb_u32 s13, s7, s0
|
|
; GCN-IR-NEXT: s_xor_b64 s[6:7], s[2:3], s[8:9]
|
|
; GCN-IR-NEXT: s_sub_u32 s6, s6, s2
|
|
; GCN-IR-NEXT: s_subb_u32 s7, s7, s2
|
|
; GCN-IR-NEXT: v_cmp_eq_u64_e64 s[10:11], s[6:7], 0
|
|
; GCN-IR-NEXT: v_cmp_eq_u64_e64 s[14:15], s[12:13], 0
|
|
; GCN-IR-NEXT: s_mov_b64 s[8:9], 0
|
|
; GCN-IR-NEXT: s_or_b64 s[16:17], s[10:11], s[14:15]
|
|
; GCN-IR-NEXT: s_flbit_i32_b32 s10, s6
|
|
; GCN-IR-NEXT: s_add_i32 s10, s10, 32
|
|
; GCN-IR-NEXT: s_flbit_i32_b32 s11, s7
|
|
; GCN-IR-NEXT: s_min_u32 s14, s10, s11
|
|
; GCN-IR-NEXT: s_flbit_i32_b32 s10, s12
|
|
; GCN-IR-NEXT: s_add_i32 s10, s10, 32
|
|
; GCN-IR-NEXT: s_flbit_i32_b32 s11, s13
|
|
; GCN-IR-NEXT: s_min_u32 s18, s10, s11
|
|
; GCN-IR-NEXT: s_sub_u32 s10, s14, s18
|
|
; GCN-IR-NEXT: s_subb_u32 s11, 0, 0
|
|
; GCN-IR-NEXT: v_cmp_gt_u64_e64 s[20:21], s[10:11], 63
|
|
; GCN-IR-NEXT: s_mov_b32 s15, 0
|
|
; GCN-IR-NEXT: s_or_b64 s[16:17], s[16:17], s[20:21]
|
|
; GCN-IR-NEXT: v_cmp_ne_u64_e64 s[20:21], s[10:11], 63
|
|
; GCN-IR-NEXT: s_xor_b64 s[22:23], s[16:17], -1
|
|
; GCN-IR-NEXT: s_and_b64 s[20:21], s[22:23], s[20:21]
|
|
; GCN-IR-NEXT: s_and_b64 vcc, exec, s[20:21]
|
|
; GCN-IR-NEXT: s_cbranch_vccz .LBB0_5
|
|
; GCN-IR-NEXT: ; %bb.1: ; %udiv-bb1
|
|
; GCN-IR-NEXT: s_add_u32 s16, s10, 1
|
|
; GCN-IR-NEXT: s_addc_u32 s17, s11, 0
|
|
; GCN-IR-NEXT: v_cmp_eq_u64_e64 s[20:21], s[16:17], 0
|
|
; GCN-IR-NEXT: s_sub_i32 s10, 63, s10
|
|
; GCN-IR-NEXT: s_andn2_b64 vcc, exec, s[20:21]
|
|
; GCN-IR-NEXT: s_lshl_b64 s[10:11], s[12:13], s10
|
|
; GCN-IR-NEXT: s_cbranch_vccz .LBB0_4
|
|
; GCN-IR-NEXT: ; %bb.2: ; %udiv-preheader
|
|
; GCN-IR-NEXT: s_lshr_b64 s[16:17], s[12:13], s16
|
|
; GCN-IR-NEXT: s_add_u32 s19, s6, -1
|
|
; GCN-IR-NEXT: s_addc_u32 s20, s7, -1
|
|
; GCN-IR-NEXT: s_not_b64 s[8:9], s[14:15]
|
|
; GCN-IR-NEXT: s_add_u32 s12, s8, s18
|
|
; GCN-IR-NEXT: s_addc_u32 s13, s9, 0
|
|
; GCN-IR-NEXT: s_mov_b64 s[14:15], 0
|
|
; GCN-IR-NEXT: s_mov_b32 s9, 0
|
|
; GCN-IR-NEXT: .LBB0_3: ; %udiv-do-while
|
|
; GCN-IR-NEXT: ; =>This Inner Loop Header: Depth=1
|
|
; GCN-IR-NEXT: s_lshl_b64 s[16:17], s[16:17], 1
|
|
; GCN-IR-NEXT: s_lshr_b32 s8, s11, 31
|
|
; GCN-IR-NEXT: s_lshl_b64 s[10:11], s[10:11], 1
|
|
; GCN-IR-NEXT: s_or_b64 s[16:17], s[16:17], s[8:9]
|
|
; GCN-IR-NEXT: s_or_b64 s[10:11], s[14:15], s[10:11]
|
|
; GCN-IR-NEXT: s_sub_u32 s8, s19, s16
|
|
; GCN-IR-NEXT: s_subb_u32 s8, s20, s17
|
|
; GCN-IR-NEXT: s_ashr_i32 s14, s8, 31
|
|
; GCN-IR-NEXT: s_mov_b32 s15, s14
|
|
; GCN-IR-NEXT: s_and_b32 s8, s14, 1
|
|
; GCN-IR-NEXT: s_and_b64 s[14:15], s[14:15], s[6:7]
|
|
; GCN-IR-NEXT: s_sub_u32 s16, s16, s14
|
|
; GCN-IR-NEXT: s_subb_u32 s17, s17, s15
|
|
; GCN-IR-NEXT: s_add_u32 s12, s12, 1
|
|
; GCN-IR-NEXT: s_addc_u32 s13, s13, 0
|
|
; GCN-IR-NEXT: v_cmp_eq_u64_e64 s[22:23], s[12:13], 0
|
|
; GCN-IR-NEXT: s_mov_b64 s[14:15], s[8:9]
|
|
; GCN-IR-NEXT: s_and_b64 vcc, exec, s[22:23]
|
|
; GCN-IR-NEXT: s_cbranch_vccz .LBB0_3
|
|
; GCN-IR-NEXT: .LBB0_4: ; %Flow6
|
|
; GCN-IR-NEXT: s_lshl_b64 s[6:7], s[10:11], 1
|
|
; GCN-IR-NEXT: s_or_b64 s[6:7], s[8:9], s[6:7]
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v0, s6
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v1, s7
|
|
; GCN-IR-NEXT: s_branch .LBB0_6
|
|
; GCN-IR-NEXT: .LBB0_5:
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v0, s13
|
|
; GCN-IR-NEXT: v_cndmask_b32_e64 v1, v0, 0, s[16:17]
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v0, s12
|
|
; GCN-IR-NEXT: v_cndmask_b32_e64 v0, v0, 0, s[16:17]
|
|
; GCN-IR-NEXT: .LBB0_6: ; %udiv-end
|
|
; GCN-IR-NEXT: s_xor_b64 s[0:1], s[2:3], s[0:1]
|
|
; GCN-IR-NEXT: v_xor_b32_e32 v0, s0, v0
|
|
; GCN-IR-NEXT: v_xor_b32_e32 v1, s1, v1
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v2, s1
|
|
; GCN-IR-NEXT: v_subrev_i32_e32 v0, vcc, s0, v0
|
|
; GCN-IR-NEXT: s_mov_b32 s7, 0xf000
|
|
; GCN-IR-NEXT: s_mov_b32 s6, -1
|
|
; GCN-IR-NEXT: v_subb_u32_e32 v1, vcc, v1, v2, vcc
|
|
; GCN-IR-NEXT: buffer_store_dwordx2 v[0:1], off, s[4:7], 0
|
|
; GCN-IR-NEXT: s_endpgm
|
|
%result = sdiv i64 %x, %y
|
|
store i64 %result, i64 addrspace(1)* %out
|
|
ret void
|
|
}
|
|
|
|
define i64 @v_test_sdiv(i64 %x, i64 %y) {
|
|
; GCN-LABEL: v_test_sdiv:
|
|
; GCN: ; %bb.0:
|
|
; GCN-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
|
|
; GCN-NEXT: v_ashrrev_i32_e32 v4, 31, v3
|
|
; GCN-NEXT: v_add_i32_e32 v2, vcc, v2, v4
|
|
; GCN-NEXT: v_addc_u32_e32 v3, vcc, v3, v4, vcc
|
|
; GCN-NEXT: v_xor_b32_e32 v3, v3, v4
|
|
; GCN-NEXT: v_xor_b32_e32 v2, v2, v4
|
|
; GCN-NEXT: v_cvt_f32_u32_e32 v5, v2
|
|
; GCN-NEXT: v_cvt_f32_u32_e32 v6, v3
|
|
; GCN-NEXT: v_sub_i32_e32 v7, vcc, 0, v2
|
|
; GCN-NEXT: v_subb_u32_e32 v8, vcc, 0, v3, vcc
|
|
; GCN-NEXT: v_mac_f32_e32 v5, 0x4f800000, v6
|
|
; GCN-NEXT: v_rcp_f32_e32 v5, v5
|
|
; GCN-NEXT: v_mul_f32_e32 v5, 0x5f7ffffc, v5
|
|
; GCN-NEXT: v_mul_f32_e32 v6, 0x2f800000, v5
|
|
; GCN-NEXT: v_trunc_f32_e32 v6, v6
|
|
; GCN-NEXT: v_mac_f32_e32 v5, 0xcf800000, v6
|
|
; GCN-NEXT: v_cvt_u32_f32_e32 v5, v5
|
|
; GCN-NEXT: v_cvt_u32_f32_e32 v6, v6
|
|
; GCN-NEXT: v_mul_hi_u32 v9, v7, v5
|
|
; GCN-NEXT: v_mul_lo_u32 v10, v7, v6
|
|
; GCN-NEXT: v_mul_lo_u32 v11, v8, v5
|
|
; GCN-NEXT: v_add_i32_e32 v9, vcc, v9, v10
|
|
; GCN-NEXT: v_mul_lo_u32 v10, v7, v5
|
|
; GCN-NEXT: v_add_i32_e32 v9, vcc, v9, v11
|
|
; GCN-NEXT: v_mul_lo_u32 v11, v5, v9
|
|
; GCN-NEXT: v_mul_hi_u32 v12, v5, v10
|
|
; GCN-NEXT: v_mul_hi_u32 v13, v5, v9
|
|
; GCN-NEXT: v_mul_hi_u32 v14, v6, v9
|
|
; GCN-NEXT: v_mul_lo_u32 v9, v6, v9
|
|
; GCN-NEXT: v_add_i32_e32 v11, vcc, v12, v11
|
|
; GCN-NEXT: v_addc_u32_e32 v12, vcc, 0, v13, vcc
|
|
; GCN-NEXT: v_mul_lo_u32 v13, v6, v10
|
|
; GCN-NEXT: v_mul_hi_u32 v10, v6, v10
|
|
; GCN-NEXT: v_add_i32_e32 v11, vcc, v11, v13
|
|
; GCN-NEXT: v_addc_u32_e32 v10, vcc, v12, v10, vcc
|
|
; GCN-NEXT: v_addc_u32_e32 v11, vcc, 0, v14, vcc
|
|
; GCN-NEXT: v_add_i32_e32 v9, vcc, v10, v9
|
|
; GCN-NEXT: v_addc_u32_e32 v10, vcc, 0, v11, vcc
|
|
; GCN-NEXT: v_add_i32_e32 v5, vcc, v5, v9
|
|
; GCN-NEXT: v_addc_u32_e32 v6, vcc, v6, v10, vcc
|
|
; GCN-NEXT: v_mul_lo_u32 v9, v7, v6
|
|
; GCN-NEXT: v_mul_hi_u32 v10, v7, v5
|
|
; GCN-NEXT: v_mul_lo_u32 v8, v8, v5
|
|
; GCN-NEXT: v_mul_lo_u32 v7, v7, v5
|
|
; GCN-NEXT: v_add_i32_e32 v9, vcc, v10, v9
|
|
; GCN-NEXT: v_add_i32_e32 v8, vcc, v9, v8
|
|
; GCN-NEXT: v_mul_lo_u32 v11, v5, v8
|
|
; GCN-NEXT: v_mul_hi_u32 v12, v5, v7
|
|
; GCN-NEXT: v_mul_hi_u32 v13, v5, v8
|
|
; GCN-NEXT: v_mul_hi_u32 v10, v6, v7
|
|
; GCN-NEXT: v_mul_lo_u32 v7, v6, v7
|
|
; GCN-NEXT: v_mul_hi_u32 v9, v6, v8
|
|
; GCN-NEXT: v_add_i32_e32 v11, vcc, v12, v11
|
|
; GCN-NEXT: v_addc_u32_e32 v12, vcc, 0, v13, vcc
|
|
; GCN-NEXT: v_mul_lo_u32 v8, v6, v8
|
|
; GCN-NEXT: v_add_i32_e32 v7, vcc, v11, v7
|
|
; GCN-NEXT: v_addc_u32_e32 v7, vcc, v12, v10, vcc
|
|
; GCN-NEXT: v_addc_u32_e32 v9, vcc, 0, v9, vcc
|
|
; GCN-NEXT: v_add_i32_e32 v7, vcc, v7, v8
|
|
; GCN-NEXT: v_addc_u32_e32 v8, vcc, 0, v9, vcc
|
|
; GCN-NEXT: v_add_i32_e32 v5, vcc, v5, v7
|
|
; GCN-NEXT: v_addc_u32_e32 v6, vcc, v6, v8, vcc
|
|
; GCN-NEXT: v_ashrrev_i32_e32 v7, 31, v1
|
|
; GCN-NEXT: v_add_i32_e32 v0, vcc, v0, v7
|
|
; GCN-NEXT: v_xor_b32_e32 v0, v0, v7
|
|
; GCN-NEXT: v_mul_lo_u32 v8, v0, v6
|
|
; GCN-NEXT: v_mul_hi_u32 v9, v0, v5
|
|
; GCN-NEXT: v_mul_hi_u32 v10, v0, v6
|
|
; GCN-NEXT: v_addc_u32_e32 v1, vcc, v1, v7, vcc
|
|
; GCN-NEXT: v_xor_b32_e32 v1, v1, v7
|
|
; GCN-NEXT: v_add_i32_e32 v8, vcc, v9, v8
|
|
; GCN-NEXT: v_addc_u32_e32 v9, vcc, 0, v10, vcc
|
|
; GCN-NEXT: v_mul_lo_u32 v10, v1, v5
|
|
; GCN-NEXT: v_mul_hi_u32 v5, v1, v5
|
|
; GCN-NEXT: v_mul_hi_u32 v11, v1, v6
|
|
; GCN-NEXT: v_mul_lo_u32 v6, v1, v6
|
|
; GCN-NEXT: v_add_i32_e32 v8, vcc, v8, v10
|
|
; GCN-NEXT: v_addc_u32_e32 v5, vcc, v9, v5, vcc
|
|
; GCN-NEXT: v_addc_u32_e32 v8, vcc, 0, v11, vcc
|
|
; GCN-NEXT: v_add_i32_e32 v5, vcc, v5, v6
|
|
; GCN-NEXT: v_addc_u32_e32 v6, vcc, 0, v8, vcc
|
|
; GCN-NEXT: v_mul_lo_u32 v8, v2, v6
|
|
; GCN-NEXT: v_mul_hi_u32 v9, v2, v5
|
|
; GCN-NEXT: v_mul_lo_u32 v10, v3, v5
|
|
; GCN-NEXT: v_add_i32_e32 v8, vcc, v9, v8
|
|
; GCN-NEXT: v_mul_lo_u32 v9, v2, v5
|
|
; GCN-NEXT: v_add_i32_e32 v8, vcc, v8, v10
|
|
; GCN-NEXT: v_sub_i32_e32 v10, vcc, v1, v8
|
|
; GCN-NEXT: v_sub_i32_e32 v0, vcc, v0, v9
|
|
; GCN-NEXT: v_subb_u32_e64 v9, s[4:5], v10, v3, vcc
|
|
; GCN-NEXT: v_sub_i32_e64 v10, s[4:5], v0, v2
|
|
; GCN-NEXT: v_subbrev_u32_e64 v9, s[4:5], 0, v9, s[4:5]
|
|
; GCN-NEXT: v_cmp_ge_u32_e64 s[4:5], v9, v3
|
|
; GCN-NEXT: v_cndmask_b32_e64 v11, 0, -1, s[4:5]
|
|
; GCN-NEXT: v_cmp_ge_u32_e64 s[4:5], v10, v2
|
|
; GCN-NEXT: v_cndmask_b32_e64 v10, 0, -1, s[4:5]
|
|
; GCN-NEXT: v_cmp_eq_u32_e64 s[4:5], v9, v3
|
|
; GCN-NEXT: v_cndmask_b32_e64 v9, v11, v10, s[4:5]
|
|
; GCN-NEXT: v_add_i32_e64 v10, s[4:5], 2, v5
|
|
; GCN-NEXT: v_subb_u32_e32 v1, vcc, v1, v8, vcc
|
|
; GCN-NEXT: v_addc_u32_e64 v11, s[4:5], 0, v6, s[4:5]
|
|
; GCN-NEXT: v_cmp_ge_u32_e32 vcc, v1, v3
|
|
; GCN-NEXT: v_add_i32_e64 v12, s[4:5], 1, v5
|
|
; GCN-NEXT: v_cndmask_b32_e64 v8, 0, -1, vcc
|
|
; GCN-NEXT: v_cmp_ge_u32_e32 vcc, v0, v2
|
|
; GCN-NEXT: v_addc_u32_e64 v13, s[4:5], 0, v6, s[4:5]
|
|
; GCN-NEXT: v_cndmask_b32_e64 v0, 0, -1, vcc
|
|
; GCN-NEXT: v_cmp_eq_u32_e32 vcc, v1, v3
|
|
; GCN-NEXT: v_cmp_ne_u32_e64 s[4:5], 0, v9
|
|
; GCN-NEXT: v_cndmask_b32_e32 v0, v8, v0, vcc
|
|
; GCN-NEXT: v_cndmask_b32_e64 v9, v13, v11, s[4:5]
|
|
; GCN-NEXT: v_cmp_ne_u32_e32 vcc, 0, v0
|
|
; GCN-NEXT: v_cndmask_b32_e64 v1, v12, v10, s[4:5]
|
|
; GCN-NEXT: v_cndmask_b32_e32 v0, v6, v9, vcc
|
|
; GCN-NEXT: v_cndmask_b32_e32 v1, v5, v1, vcc
|
|
; GCN-NEXT: v_xor_b32_e32 v2, v7, v4
|
|
; GCN-NEXT: v_xor_b32_e32 v3, v0, v2
|
|
; GCN-NEXT: v_xor_b32_e32 v0, v1, v2
|
|
; GCN-NEXT: v_sub_i32_e32 v0, vcc, v0, v2
|
|
; GCN-NEXT: v_subb_u32_e32 v1, vcc, v3, v2, vcc
|
|
; GCN-NEXT: s_setpc_b64 s[30:31]
|
|
;
|
|
; GCN-IR-LABEL: v_test_sdiv:
|
|
; GCN-IR: ; %bb.0: ; %_udiv-special-cases
|
|
; GCN-IR-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
|
|
; GCN-IR-NEXT: v_ashrrev_i32_e32 v4, 31, v1
|
|
; GCN-IR-NEXT: v_xor_b32_e32 v0, v4, v0
|
|
; GCN-IR-NEXT: v_ashrrev_i32_e32 v5, 31, v3
|
|
; GCN-IR-NEXT: v_xor_b32_e32 v1, v4, v1
|
|
; GCN-IR-NEXT: v_sub_i32_e32 v11, vcc, v0, v4
|
|
; GCN-IR-NEXT: v_subb_u32_e32 v12, vcc, v1, v4, vcc
|
|
; GCN-IR-NEXT: v_xor_b32_e32 v1, v5, v2
|
|
; GCN-IR-NEXT: v_xor_b32_e32 v0, v5, v3
|
|
; GCN-IR-NEXT: v_sub_i32_e32 v2, vcc, v1, v5
|
|
; GCN-IR-NEXT: v_subb_u32_e32 v3, vcc, v0, v5, vcc
|
|
; GCN-IR-NEXT: v_cmp_eq_u64_e32 vcc, 0, v[2:3]
|
|
; GCN-IR-NEXT: v_cmp_eq_u64_e64 s[4:5], 0, v[11:12]
|
|
; GCN-IR-NEXT: v_ffbh_u32_e32 v0, v2
|
|
; GCN-IR-NEXT: s_or_b64 s[6:7], vcc, s[4:5]
|
|
; GCN-IR-NEXT: v_add_i32_e32 v0, vcc, 32, v0
|
|
; GCN-IR-NEXT: v_ffbh_u32_e32 v7, v3
|
|
; GCN-IR-NEXT: v_min_u32_e32 v0, v0, v7
|
|
; GCN-IR-NEXT: v_ffbh_u32_e32 v7, v11
|
|
; GCN-IR-NEXT: v_add_i32_e32 v7, vcc, 32, v7
|
|
; GCN-IR-NEXT: v_ffbh_u32_e32 v8, v12
|
|
; GCN-IR-NEXT: v_min_u32_e32 v13, v7, v8
|
|
; GCN-IR-NEXT: v_sub_i32_e32 v7, vcc, v0, v13
|
|
; GCN-IR-NEXT: v_subb_u32_e64 v8, s[4:5], 0, 0, vcc
|
|
; GCN-IR-NEXT: v_cmp_lt_u64_e32 vcc, 63, v[7:8]
|
|
; GCN-IR-NEXT: v_cmp_ne_u64_e64 s[4:5], 63, v[7:8]
|
|
; GCN-IR-NEXT: s_or_b64 s[6:7], s[6:7], vcc
|
|
; GCN-IR-NEXT: s_xor_b64 s[8:9], s[6:7], -1
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v6, v4
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v1, v5
|
|
; GCN-IR-NEXT: v_cndmask_b32_e64 v10, v12, 0, s[6:7]
|
|
; GCN-IR-NEXT: s_and_b64 s[4:5], s[8:9], s[4:5]
|
|
; GCN-IR-NEXT: v_cndmask_b32_e64 v9, v11, 0, s[6:7]
|
|
; GCN-IR-NEXT: s_and_saveexec_b64 s[6:7], s[4:5]
|
|
; GCN-IR-NEXT: s_cbranch_execz .LBB1_6
|
|
; GCN-IR-NEXT: ; %bb.1: ; %udiv-bb1
|
|
; GCN-IR-NEXT: v_add_i32_e32 v14, vcc, 1, v7
|
|
; GCN-IR-NEXT: v_addc_u32_e32 v15, vcc, 0, v8, vcc
|
|
; GCN-IR-NEXT: v_sub_i32_e64 v7, s[4:5], 63, v7
|
|
; GCN-IR-NEXT: v_cmp_ne_u64_e32 vcc, 0, v[14:15]
|
|
; GCN-IR-NEXT: v_lshl_b64 v[7:8], v[11:12], v7
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v9, 0
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v10, 0
|
|
; GCN-IR-NEXT: s_and_saveexec_b64 s[4:5], vcc
|
|
; GCN-IR-NEXT: s_xor_b64 s[8:9], exec, s[4:5]
|
|
; GCN-IR-NEXT: s_cbranch_execz .LBB1_5
|
|
; GCN-IR-NEXT: ; %bb.2: ; %udiv-preheader
|
|
; GCN-IR-NEXT: v_add_i32_e32 v18, vcc, -1, v2
|
|
; GCN-IR-NEXT: v_addc_u32_e32 v19, vcc, -1, v3, vcc
|
|
; GCN-IR-NEXT: v_not_b32_e32 v0, v0
|
|
; GCN-IR-NEXT: v_lshr_b64 v[14:15], v[11:12], v14
|
|
; GCN-IR-NEXT: v_not_b32_e32 v9, 0
|
|
; GCN-IR-NEXT: v_add_i32_e32 v11, vcc, v0, v13
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v16, 0
|
|
; GCN-IR-NEXT: v_addc_u32_e32 v12, vcc, 0, v9, vcc
|
|
; GCN-IR-NEXT: s_mov_b64 s[10:11], 0
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v17, 0
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v10, 0
|
|
; GCN-IR-NEXT: .LBB1_3: ; %udiv-do-while
|
|
; GCN-IR-NEXT: ; =>This Inner Loop Header: Depth=1
|
|
; GCN-IR-NEXT: v_lshl_b64 v[14:15], v[14:15], 1
|
|
; GCN-IR-NEXT: v_lshrrev_b32_e32 v0, 31, v8
|
|
; GCN-IR-NEXT: v_or_b32_e32 v0, v14, v0
|
|
; GCN-IR-NEXT: v_sub_i32_e32 v9, vcc, v18, v0
|
|
; GCN-IR-NEXT: v_lshl_b64 v[7:8], v[7:8], 1
|
|
; GCN-IR-NEXT: v_subb_u32_e32 v9, vcc, v19, v15, vcc
|
|
; GCN-IR-NEXT: v_ashrrev_i32_e32 v13, 31, v9
|
|
; GCN-IR-NEXT: v_add_i32_e32 v11, vcc, 1, v11
|
|
; GCN-IR-NEXT: v_or_b32_e32 v7, v16, v7
|
|
; GCN-IR-NEXT: v_and_b32_e32 v9, 1, v13
|
|
; GCN-IR-NEXT: v_and_b32_e32 v16, v13, v3
|
|
; GCN-IR-NEXT: v_and_b32_e32 v13, v13, v2
|
|
; GCN-IR-NEXT: v_addc_u32_e32 v12, vcc, 0, v12, vcc
|
|
; GCN-IR-NEXT: v_cmp_eq_u64_e32 vcc, 0, v[11:12]
|
|
; GCN-IR-NEXT: v_sub_i32_e64 v14, s[4:5], v0, v13
|
|
; GCN-IR-NEXT: v_or_b32_e32 v8, v17, v8
|
|
; GCN-IR-NEXT: v_subb_u32_e64 v15, s[4:5], v15, v16, s[4:5]
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v17, v10
|
|
; GCN-IR-NEXT: s_or_b64 s[10:11], vcc, s[10:11]
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v16, v9
|
|
; GCN-IR-NEXT: s_andn2_b64 exec, exec, s[10:11]
|
|
; GCN-IR-NEXT: s_cbranch_execnz .LBB1_3
|
|
; GCN-IR-NEXT: ; %bb.4: ; %Flow
|
|
; GCN-IR-NEXT: s_or_b64 exec, exec, s[10:11]
|
|
; GCN-IR-NEXT: .LBB1_5: ; %Flow3
|
|
; GCN-IR-NEXT: s_or_b64 exec, exec, s[8:9]
|
|
; GCN-IR-NEXT: v_lshl_b64 v[2:3], v[7:8], 1
|
|
; GCN-IR-NEXT: v_or_b32_e32 v10, v10, v3
|
|
; GCN-IR-NEXT: v_or_b32_e32 v9, v9, v2
|
|
; GCN-IR-NEXT: .LBB1_6: ; %Flow4
|
|
; GCN-IR-NEXT: s_or_b64 exec, exec, s[6:7]
|
|
; GCN-IR-NEXT: v_xor_b32_e32 v0, v5, v4
|
|
; GCN-IR-NEXT: v_xor_b32_e32 v1, v1, v6
|
|
; GCN-IR-NEXT: v_xor_b32_e32 v3, v9, v0
|
|
; GCN-IR-NEXT: v_xor_b32_e32 v2, v10, v1
|
|
; GCN-IR-NEXT: v_sub_i32_e32 v0, vcc, v3, v0
|
|
; GCN-IR-NEXT: v_subb_u32_e32 v1, vcc, v2, v1, vcc
|
|
; GCN-IR-NEXT: s_setpc_b64 s[30:31]
|
|
%result = sdiv i64 %x, %y
|
|
ret i64 %result
|
|
}
|
|
|
|
define amdgpu_kernel void @s_test_sdiv24_64(i64 addrspace(1)* %out, i64 %x, i64 %y) {
|
|
; GCN-LABEL: s_test_sdiv24_64:
|
|
; GCN: ; %bb.0:
|
|
; GCN-NEXT: s_load_dwordx4 s[4:7], s[0:1], 0x9
|
|
; GCN-NEXT: s_load_dword s1, s[0:1], 0xe
|
|
; GCN-NEXT: s_mov_b32 s3, 0xf000
|
|
; GCN-NEXT: s_mov_b32 s2, -1
|
|
; GCN-NEXT: s_waitcnt lgkmcnt(0)
|
|
; GCN-NEXT: s_mov_b32 s0, s4
|
|
; GCN-NEXT: s_ashr_i64 s[8:9], s[0:1], 40
|
|
; GCN-NEXT: v_cvt_f32_i32_e32 v0, s8
|
|
; GCN-NEXT: s_mov_b32 s1, s5
|
|
; GCN-NEXT: s_ashr_i64 s[4:5], s[6:7], 40
|
|
; GCN-NEXT: v_cvt_f32_i32_e32 v1, s4
|
|
; GCN-NEXT: v_rcp_iflag_f32_e32 v2, v0
|
|
; GCN-NEXT: s_xor_b32 s4, s4, s8
|
|
; GCN-NEXT: s_ashr_i32 s4, s4, 30
|
|
; GCN-NEXT: s_or_b32 s4, s4, 1
|
|
; GCN-NEXT: v_mul_f32_e32 v2, v1, v2
|
|
; GCN-NEXT: v_trunc_f32_e32 v2, v2
|
|
; GCN-NEXT: v_mad_f32 v1, -v2, v0, v1
|
|
; GCN-NEXT: v_cvt_i32_f32_e32 v2, v2
|
|
; GCN-NEXT: v_mov_b32_e32 v3, s4
|
|
; GCN-NEXT: v_cmp_ge_f32_e64 vcc, |v1|, |v0|
|
|
; GCN-NEXT: v_cndmask_b32_e32 v0, 0, v3, vcc
|
|
; GCN-NEXT: v_add_i32_e32 v0, vcc, v2, v0
|
|
; GCN-NEXT: v_bfe_i32 v0, v0, 0, 24
|
|
; GCN-NEXT: v_ashrrev_i32_e32 v1, 31, v0
|
|
; GCN-NEXT: buffer_store_dwordx2 v[0:1], off, s[0:3], 0
|
|
; GCN-NEXT: s_endpgm
|
|
;
|
|
; GCN-IR-LABEL: s_test_sdiv24_64:
|
|
; GCN-IR: ; %bb.0:
|
|
; GCN-IR-NEXT: s_load_dwordx4 s[4:7], s[0:1], 0x9
|
|
; GCN-IR-NEXT: s_load_dword s1, s[0:1], 0xe
|
|
; GCN-IR-NEXT: s_mov_b32 s3, 0xf000
|
|
; GCN-IR-NEXT: s_mov_b32 s2, -1
|
|
; GCN-IR-NEXT: s_waitcnt lgkmcnt(0)
|
|
; GCN-IR-NEXT: s_mov_b32 s0, s4
|
|
; GCN-IR-NEXT: s_ashr_i64 s[8:9], s[0:1], 40
|
|
; GCN-IR-NEXT: v_cvt_f32_i32_e32 v0, s8
|
|
; GCN-IR-NEXT: s_mov_b32 s1, s5
|
|
; GCN-IR-NEXT: s_ashr_i64 s[4:5], s[6:7], 40
|
|
; GCN-IR-NEXT: v_cvt_f32_i32_e32 v1, s4
|
|
; GCN-IR-NEXT: v_rcp_iflag_f32_e32 v2, v0
|
|
; GCN-IR-NEXT: s_xor_b32 s4, s4, s8
|
|
; GCN-IR-NEXT: s_ashr_i32 s4, s4, 30
|
|
; GCN-IR-NEXT: s_or_b32 s4, s4, 1
|
|
; GCN-IR-NEXT: v_mul_f32_e32 v2, v1, v2
|
|
; GCN-IR-NEXT: v_trunc_f32_e32 v2, v2
|
|
; GCN-IR-NEXT: v_mad_f32 v1, -v2, v0, v1
|
|
; GCN-IR-NEXT: v_cvt_i32_f32_e32 v2, v2
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v3, s4
|
|
; GCN-IR-NEXT: v_cmp_ge_f32_e64 vcc, |v1|, |v0|
|
|
; GCN-IR-NEXT: v_cndmask_b32_e32 v0, 0, v3, vcc
|
|
; GCN-IR-NEXT: v_add_i32_e32 v0, vcc, v0, v2
|
|
; GCN-IR-NEXT: v_bfe_i32 v0, v0, 0, 24
|
|
; GCN-IR-NEXT: v_ashrrev_i32_e32 v1, 31, v0
|
|
; GCN-IR-NEXT: buffer_store_dwordx2 v[0:1], off, s[0:3], 0
|
|
; GCN-IR-NEXT: s_endpgm
|
|
%1 = ashr i64 %x, 40
|
|
%2 = ashr i64 %y, 40
|
|
%result = sdiv i64 %1, %2
|
|
store i64 %result, i64 addrspace(1)* %out
|
|
ret void
|
|
}
|
|
|
|
define i64 @v_test_sdiv24_64(i64 %x, i64 %y) {
|
|
; GCN-LABEL: v_test_sdiv24_64:
|
|
; GCN: ; %bb.0:
|
|
; GCN-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
|
|
; GCN-NEXT: v_lshrrev_b32_e32 v0, 8, v3
|
|
; GCN-NEXT: v_cvt_f32_i32_e32 v0, v0
|
|
; GCN-NEXT: v_lshrrev_b32_e32 v1, 8, v1
|
|
; GCN-NEXT: v_cvt_f32_i32_e32 v1, v1
|
|
; GCN-NEXT: v_rcp_iflag_f32_e32 v2, v0
|
|
; GCN-NEXT: v_mul_f32_e32 v2, v1, v2
|
|
; GCN-NEXT: v_trunc_f32_e32 v2, v2
|
|
; GCN-NEXT: v_cvt_i32_f32_e32 v3, v2
|
|
; GCN-NEXT: v_mad_f32 v1, -v2, v0, v1
|
|
; GCN-NEXT: v_cmp_ge_f32_e64 vcc, |v1|, |v0|
|
|
; GCN-NEXT: v_addc_u32_e32 v0, vcc, 0, v3, vcc
|
|
; GCN-NEXT: v_bfe_i32 v0, v0, 0, 25
|
|
; GCN-NEXT: v_ashrrev_i32_e32 v1, 31, v0
|
|
; GCN-NEXT: s_setpc_b64 s[30:31]
|
|
;
|
|
; GCN-IR-LABEL: v_test_sdiv24_64:
|
|
; GCN-IR: ; %bb.0:
|
|
; GCN-IR-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
|
|
; GCN-IR-NEXT: v_lshrrev_b32_e32 v0, 8, v3
|
|
; GCN-IR-NEXT: v_cvt_f32_i32_e32 v0, v0
|
|
; GCN-IR-NEXT: v_lshrrev_b32_e32 v1, 8, v1
|
|
; GCN-IR-NEXT: v_cvt_f32_i32_e32 v1, v1
|
|
; GCN-IR-NEXT: v_rcp_iflag_f32_e32 v2, v0
|
|
; GCN-IR-NEXT: v_mul_f32_e32 v2, v1, v2
|
|
; GCN-IR-NEXT: v_trunc_f32_e32 v2, v2
|
|
; GCN-IR-NEXT: v_cvt_i32_f32_e32 v3, v2
|
|
; GCN-IR-NEXT: v_mad_f32 v1, -v2, v0, v1
|
|
; GCN-IR-NEXT: v_cmp_ge_f32_e64 vcc, |v1|, |v0|
|
|
; GCN-IR-NEXT: v_addc_u32_e32 v0, vcc, 0, v3, vcc
|
|
; GCN-IR-NEXT: v_bfe_i32 v0, v0, 0, 25
|
|
; GCN-IR-NEXT: v_ashrrev_i32_e32 v1, 31, v0
|
|
; GCN-IR-NEXT: s_setpc_b64 s[30:31]
|
|
%1 = lshr i64 %x, 40
|
|
%2 = lshr i64 %y, 40
|
|
%result = sdiv i64 %1, %2
|
|
ret i64 %result
|
|
}
|
|
|
|
define amdgpu_kernel void @s_test_sdiv32_64(i64 addrspace(1)* %out, i64 %x, i64 %y) {
|
|
; GCN-LABEL: s_test_sdiv32_64:
|
|
; GCN: ; %bb.0:
|
|
; GCN-NEXT: s_load_dword s8, s[0:1], 0xe
|
|
; GCN-NEXT: s_load_dwordx4 s[0:3], s[0:1], 0x9
|
|
; GCN-NEXT: s_mov_b32 s7, 0xf000
|
|
; GCN-NEXT: s_mov_b32 s6, -1
|
|
; GCN-NEXT: s_waitcnt lgkmcnt(0)
|
|
; GCN-NEXT: v_cvt_f32_i32_e32 v0, s8
|
|
; GCN-NEXT: v_cvt_f32_i32_e32 v1, s3
|
|
; GCN-NEXT: s_mov_b32 s4, s0
|
|
; GCN-NEXT: s_xor_b32 s0, s3, s8
|
|
; GCN-NEXT: v_rcp_iflag_f32_e32 v2, v0
|
|
; GCN-NEXT: s_ashr_i32 s0, s0, 30
|
|
; GCN-NEXT: s_or_b32 s0, s0, 1
|
|
; GCN-NEXT: v_mov_b32_e32 v3, s0
|
|
; GCN-NEXT: v_mul_f32_e32 v2, v1, v2
|
|
; GCN-NEXT: v_trunc_f32_e32 v2, v2
|
|
; GCN-NEXT: v_mad_f32 v1, -v2, v0, v1
|
|
; GCN-NEXT: v_cvt_i32_f32_e32 v2, v2
|
|
; GCN-NEXT: v_cmp_ge_f32_e64 vcc, |v1|, |v0|
|
|
; GCN-NEXT: v_cndmask_b32_e32 v0, 0, v3, vcc
|
|
; GCN-NEXT: s_mov_b32 s5, s1
|
|
; GCN-NEXT: v_add_i32_e32 v0, vcc, v0, v2
|
|
; GCN-NEXT: v_ashrrev_i32_e32 v1, 31, v0
|
|
; GCN-NEXT: buffer_store_dwordx2 v[0:1], off, s[4:7], 0
|
|
; GCN-NEXT: s_endpgm
|
|
;
|
|
; GCN-IR-LABEL: s_test_sdiv32_64:
|
|
; GCN-IR: ; %bb.0:
|
|
; GCN-IR-NEXT: s_load_dword s8, s[0:1], 0xe
|
|
; GCN-IR-NEXT: s_load_dwordx4 s[0:3], s[0:1], 0x9
|
|
; GCN-IR-NEXT: s_mov_b32 s7, 0xf000
|
|
; GCN-IR-NEXT: s_mov_b32 s6, -1
|
|
; GCN-IR-NEXT: s_waitcnt lgkmcnt(0)
|
|
; GCN-IR-NEXT: v_cvt_f32_i32_e32 v0, s8
|
|
; GCN-IR-NEXT: v_cvt_f32_i32_e32 v1, s3
|
|
; GCN-IR-NEXT: s_mov_b32 s4, s0
|
|
; GCN-IR-NEXT: s_xor_b32 s0, s3, s8
|
|
; GCN-IR-NEXT: v_rcp_iflag_f32_e32 v2, v0
|
|
; GCN-IR-NEXT: s_ashr_i32 s0, s0, 30
|
|
; GCN-IR-NEXT: s_or_b32 s0, s0, 1
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v3, s0
|
|
; GCN-IR-NEXT: v_mul_f32_e32 v2, v1, v2
|
|
; GCN-IR-NEXT: v_trunc_f32_e32 v2, v2
|
|
; GCN-IR-NEXT: v_mad_f32 v1, -v2, v0, v1
|
|
; GCN-IR-NEXT: v_cvt_i32_f32_e32 v2, v2
|
|
; GCN-IR-NEXT: v_cmp_ge_f32_e64 vcc, |v1|, |v0|
|
|
; GCN-IR-NEXT: v_cndmask_b32_e32 v0, 0, v3, vcc
|
|
; GCN-IR-NEXT: s_mov_b32 s5, s1
|
|
; GCN-IR-NEXT: v_add_i32_e32 v0, vcc, v0, v2
|
|
; GCN-IR-NEXT: v_ashrrev_i32_e32 v1, 31, v0
|
|
; GCN-IR-NEXT: buffer_store_dwordx2 v[0:1], off, s[4:7], 0
|
|
; GCN-IR-NEXT: s_endpgm
|
|
%1 = ashr i64 %x, 32
|
|
%2 = ashr i64 %y, 32
|
|
%result = sdiv i64 %1, %2
|
|
store i64 %result, i64 addrspace(1)* %out
|
|
ret void
|
|
}
|
|
|
|
define amdgpu_kernel void @s_test_sdiv31_64(i64 addrspace(1)* %out, i64 %x, i64 %y) {
|
|
; GCN-LABEL: s_test_sdiv31_64:
|
|
; GCN: ; %bb.0:
|
|
; GCN-NEXT: s_load_dwordx4 s[4:7], s[0:1], 0x9
|
|
; GCN-NEXT: s_load_dword s1, s[0:1], 0xe
|
|
; GCN-NEXT: s_mov_b32 s3, 0xf000
|
|
; GCN-NEXT: s_mov_b32 s2, -1
|
|
; GCN-NEXT: s_waitcnt lgkmcnt(0)
|
|
; GCN-NEXT: s_mov_b32 s0, s4
|
|
; GCN-NEXT: s_ashr_i64 s[8:9], s[0:1], 33
|
|
; GCN-NEXT: v_cvt_f32_i32_e32 v0, s8
|
|
; GCN-NEXT: s_mov_b32 s1, s5
|
|
; GCN-NEXT: s_ashr_i64 s[4:5], s[6:7], 33
|
|
; GCN-NEXT: v_cvt_f32_i32_e32 v1, s4
|
|
; GCN-NEXT: v_rcp_iflag_f32_e32 v2, v0
|
|
; GCN-NEXT: s_xor_b32 s4, s4, s8
|
|
; GCN-NEXT: s_ashr_i32 s4, s4, 30
|
|
; GCN-NEXT: s_or_b32 s4, s4, 1
|
|
; GCN-NEXT: v_mul_f32_e32 v2, v1, v2
|
|
; GCN-NEXT: v_trunc_f32_e32 v2, v2
|
|
; GCN-NEXT: v_mad_f32 v1, -v2, v0, v1
|
|
; GCN-NEXT: v_cvt_i32_f32_e32 v2, v2
|
|
; GCN-NEXT: v_mov_b32_e32 v3, s4
|
|
; GCN-NEXT: v_cmp_ge_f32_e64 vcc, |v1|, |v0|
|
|
; GCN-NEXT: v_cndmask_b32_e32 v0, 0, v3, vcc
|
|
; GCN-NEXT: v_add_i32_e32 v0, vcc, v0, v2
|
|
; GCN-NEXT: v_bfe_i32 v0, v0, 0, 31
|
|
; GCN-NEXT: v_ashrrev_i32_e32 v1, 31, v0
|
|
; GCN-NEXT: buffer_store_dwordx2 v[0:1], off, s[0:3], 0
|
|
; GCN-NEXT: s_endpgm
|
|
;
|
|
; GCN-IR-LABEL: s_test_sdiv31_64:
|
|
; GCN-IR: ; %bb.0:
|
|
; GCN-IR-NEXT: s_load_dwordx4 s[4:7], s[0:1], 0x9
|
|
; GCN-IR-NEXT: s_load_dword s1, s[0:1], 0xe
|
|
; GCN-IR-NEXT: s_mov_b32 s3, 0xf000
|
|
; GCN-IR-NEXT: s_mov_b32 s2, -1
|
|
; GCN-IR-NEXT: s_waitcnt lgkmcnt(0)
|
|
; GCN-IR-NEXT: s_mov_b32 s0, s4
|
|
; GCN-IR-NEXT: s_ashr_i64 s[8:9], s[0:1], 33
|
|
; GCN-IR-NEXT: v_cvt_f32_i32_e32 v0, s8
|
|
; GCN-IR-NEXT: s_mov_b32 s1, s5
|
|
; GCN-IR-NEXT: s_ashr_i64 s[4:5], s[6:7], 33
|
|
; GCN-IR-NEXT: v_cvt_f32_i32_e32 v1, s4
|
|
; GCN-IR-NEXT: v_rcp_iflag_f32_e32 v2, v0
|
|
; GCN-IR-NEXT: s_xor_b32 s4, s4, s8
|
|
; GCN-IR-NEXT: s_ashr_i32 s4, s4, 30
|
|
; GCN-IR-NEXT: s_or_b32 s4, s4, 1
|
|
; GCN-IR-NEXT: v_mul_f32_e32 v2, v1, v2
|
|
; GCN-IR-NEXT: v_trunc_f32_e32 v2, v2
|
|
; GCN-IR-NEXT: v_mad_f32 v1, -v2, v0, v1
|
|
; GCN-IR-NEXT: v_cvt_i32_f32_e32 v2, v2
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v3, s4
|
|
; GCN-IR-NEXT: v_cmp_ge_f32_e64 vcc, |v1|, |v0|
|
|
; GCN-IR-NEXT: v_cndmask_b32_e32 v0, 0, v3, vcc
|
|
; GCN-IR-NEXT: v_add_i32_e32 v0, vcc, v2, v0
|
|
; GCN-IR-NEXT: v_bfe_i32 v0, v0, 0, 31
|
|
; GCN-IR-NEXT: v_ashrrev_i32_e32 v1, 31, v0
|
|
; GCN-IR-NEXT: buffer_store_dwordx2 v[0:1], off, s[0:3], 0
|
|
; GCN-IR-NEXT: s_endpgm
|
|
%1 = ashr i64 %x, 33
|
|
%2 = ashr i64 %y, 33
|
|
%result = sdiv i64 %1, %2
|
|
store i64 %result, i64 addrspace(1)* %out
|
|
ret void
|
|
}
|
|
|
|
define amdgpu_kernel void @s_test_sdiv23_64(i64 addrspace(1)* %out, i64 %x, i64 %y) {
|
|
; GCN-LABEL: s_test_sdiv23_64:
|
|
; GCN: ; %bb.0:
|
|
; GCN-NEXT: s_load_dwordx4 s[4:7], s[0:1], 0x9
|
|
; GCN-NEXT: s_load_dword s1, s[0:1], 0xe
|
|
; GCN-NEXT: s_mov_b32 s3, 0xf000
|
|
; GCN-NEXT: s_mov_b32 s2, -1
|
|
; GCN-NEXT: s_waitcnt lgkmcnt(0)
|
|
; GCN-NEXT: s_mov_b32 s0, s4
|
|
; GCN-NEXT: s_ashr_i64 s[8:9], s[0:1], 41
|
|
; GCN-NEXT: v_cvt_f32_i32_e32 v0, s8
|
|
; GCN-NEXT: s_mov_b32 s1, s5
|
|
; GCN-NEXT: s_ashr_i64 s[4:5], s[6:7], 41
|
|
; GCN-NEXT: v_cvt_f32_i32_e32 v1, s4
|
|
; GCN-NEXT: v_rcp_iflag_f32_e32 v2, v0
|
|
; GCN-NEXT: s_xor_b32 s4, s4, s8
|
|
; GCN-NEXT: s_ashr_i32 s4, s4, 30
|
|
; GCN-NEXT: s_or_b32 s4, s4, 1
|
|
; GCN-NEXT: v_mul_f32_e32 v2, v1, v2
|
|
; GCN-NEXT: v_trunc_f32_e32 v2, v2
|
|
; GCN-NEXT: v_mad_f32 v1, -v2, v0, v1
|
|
; GCN-NEXT: v_cvt_i32_f32_e32 v2, v2
|
|
; GCN-NEXT: v_mov_b32_e32 v3, s4
|
|
; GCN-NEXT: v_cmp_ge_f32_e64 vcc, |v1|, |v0|
|
|
; GCN-NEXT: v_cndmask_b32_e32 v0, 0, v3, vcc
|
|
; GCN-NEXT: v_add_i32_e32 v0, vcc, v0, v2
|
|
; GCN-NEXT: v_bfe_i32 v0, v0, 0, 23
|
|
; GCN-NEXT: v_ashrrev_i32_e32 v1, 31, v0
|
|
; GCN-NEXT: buffer_store_dwordx2 v[0:1], off, s[0:3], 0
|
|
; GCN-NEXT: s_endpgm
|
|
;
|
|
; GCN-IR-LABEL: s_test_sdiv23_64:
|
|
; GCN-IR: ; %bb.0:
|
|
; GCN-IR-NEXT: s_load_dwordx4 s[4:7], s[0:1], 0x9
|
|
; GCN-IR-NEXT: s_load_dword s1, s[0:1], 0xe
|
|
; GCN-IR-NEXT: s_mov_b32 s3, 0xf000
|
|
; GCN-IR-NEXT: s_mov_b32 s2, -1
|
|
; GCN-IR-NEXT: s_waitcnt lgkmcnt(0)
|
|
; GCN-IR-NEXT: s_mov_b32 s0, s4
|
|
; GCN-IR-NEXT: s_ashr_i64 s[8:9], s[0:1], 41
|
|
; GCN-IR-NEXT: v_cvt_f32_i32_e32 v0, s8
|
|
; GCN-IR-NEXT: s_mov_b32 s1, s5
|
|
; GCN-IR-NEXT: s_ashr_i64 s[4:5], s[6:7], 41
|
|
; GCN-IR-NEXT: v_cvt_f32_i32_e32 v1, s4
|
|
; GCN-IR-NEXT: v_rcp_iflag_f32_e32 v2, v0
|
|
; GCN-IR-NEXT: s_xor_b32 s4, s4, s8
|
|
; GCN-IR-NEXT: s_ashr_i32 s4, s4, 30
|
|
; GCN-IR-NEXT: s_or_b32 s4, s4, 1
|
|
; GCN-IR-NEXT: v_mul_f32_e32 v2, v1, v2
|
|
; GCN-IR-NEXT: v_trunc_f32_e32 v2, v2
|
|
; GCN-IR-NEXT: v_mad_f32 v1, -v2, v0, v1
|
|
; GCN-IR-NEXT: v_cvt_i32_f32_e32 v2, v2
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v3, s4
|
|
; GCN-IR-NEXT: v_cmp_ge_f32_e64 vcc, |v1|, |v0|
|
|
; GCN-IR-NEXT: v_cndmask_b32_e32 v0, 0, v3, vcc
|
|
; GCN-IR-NEXT: v_add_i32_e32 v0, vcc, v2, v0
|
|
; GCN-IR-NEXT: v_bfe_i32 v0, v0, 0, 23
|
|
; GCN-IR-NEXT: v_ashrrev_i32_e32 v1, 31, v0
|
|
; GCN-IR-NEXT: buffer_store_dwordx2 v[0:1], off, s[0:3], 0
|
|
; GCN-IR-NEXT: s_endpgm
|
|
%1 = ashr i64 %x, 41
|
|
%2 = ashr i64 %y, 41
|
|
%result = sdiv i64 %1, %2
|
|
store i64 %result, i64 addrspace(1)* %out
|
|
ret void
|
|
}
|
|
|
|
define amdgpu_kernel void @s_test_sdiv25_64(i64 addrspace(1)* %out, i64 %x, i64 %y) {
|
|
; GCN-LABEL: s_test_sdiv25_64:
|
|
; GCN: ; %bb.0:
|
|
; GCN-NEXT: s_load_dwordx4 s[4:7], s[0:1], 0x9
|
|
; GCN-NEXT: s_load_dword s1, s[0:1], 0xe
|
|
; GCN-NEXT: s_mov_b32 s3, 0xf000
|
|
; GCN-NEXT: s_mov_b32 s2, -1
|
|
; GCN-NEXT: s_waitcnt lgkmcnt(0)
|
|
; GCN-NEXT: s_mov_b32 s0, s4
|
|
; GCN-NEXT: s_ashr_i64 s[8:9], s[0:1], 39
|
|
; GCN-NEXT: v_cvt_f32_i32_e32 v0, s8
|
|
; GCN-NEXT: s_mov_b32 s1, s5
|
|
; GCN-NEXT: s_ashr_i64 s[4:5], s[6:7], 39
|
|
; GCN-NEXT: v_cvt_f32_i32_e32 v1, s4
|
|
; GCN-NEXT: v_rcp_iflag_f32_e32 v2, v0
|
|
; GCN-NEXT: s_xor_b32 s4, s4, s8
|
|
; GCN-NEXT: s_ashr_i32 s4, s4, 30
|
|
; GCN-NEXT: s_or_b32 s4, s4, 1
|
|
; GCN-NEXT: v_mul_f32_e32 v2, v1, v2
|
|
; GCN-NEXT: v_trunc_f32_e32 v2, v2
|
|
; GCN-NEXT: v_mad_f32 v1, -v2, v0, v1
|
|
; GCN-NEXT: v_cvt_i32_f32_e32 v2, v2
|
|
; GCN-NEXT: v_mov_b32_e32 v3, s4
|
|
; GCN-NEXT: v_cmp_ge_f32_e64 vcc, |v1|, |v0|
|
|
; GCN-NEXT: v_cndmask_b32_e32 v0, 0, v3, vcc
|
|
; GCN-NEXT: v_add_i32_e32 v0, vcc, v2, v0
|
|
; GCN-NEXT: v_bfe_i32 v0, v0, 0, 25
|
|
; GCN-NEXT: v_ashrrev_i32_e32 v1, 31, v0
|
|
; GCN-NEXT: buffer_store_dwordx2 v[0:1], off, s[0:3], 0
|
|
; GCN-NEXT: s_endpgm
|
|
;
|
|
; GCN-IR-LABEL: s_test_sdiv25_64:
|
|
; GCN-IR: ; %bb.0:
|
|
; GCN-IR-NEXT: s_load_dwordx4 s[4:7], s[0:1], 0x9
|
|
; GCN-IR-NEXT: s_load_dword s1, s[0:1], 0xe
|
|
; GCN-IR-NEXT: s_mov_b32 s3, 0xf000
|
|
; GCN-IR-NEXT: s_mov_b32 s2, -1
|
|
; GCN-IR-NEXT: s_waitcnt lgkmcnt(0)
|
|
; GCN-IR-NEXT: s_mov_b32 s0, s4
|
|
; GCN-IR-NEXT: s_ashr_i64 s[8:9], s[0:1], 39
|
|
; GCN-IR-NEXT: v_cvt_f32_i32_e32 v0, s8
|
|
; GCN-IR-NEXT: s_mov_b32 s1, s5
|
|
; GCN-IR-NEXT: s_ashr_i64 s[4:5], s[6:7], 39
|
|
; GCN-IR-NEXT: v_cvt_f32_i32_e32 v1, s4
|
|
; GCN-IR-NEXT: v_rcp_iflag_f32_e32 v2, v0
|
|
; GCN-IR-NEXT: s_xor_b32 s4, s4, s8
|
|
; GCN-IR-NEXT: s_ashr_i32 s4, s4, 30
|
|
; GCN-IR-NEXT: s_or_b32 s4, s4, 1
|
|
; GCN-IR-NEXT: v_mul_f32_e32 v2, v1, v2
|
|
; GCN-IR-NEXT: v_trunc_f32_e32 v2, v2
|
|
; GCN-IR-NEXT: v_mad_f32 v1, -v2, v0, v1
|
|
; GCN-IR-NEXT: v_cvt_i32_f32_e32 v2, v2
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v3, s4
|
|
; GCN-IR-NEXT: v_cmp_ge_f32_e64 vcc, |v1|, |v0|
|
|
; GCN-IR-NEXT: v_cndmask_b32_e32 v0, 0, v3, vcc
|
|
; GCN-IR-NEXT: v_add_i32_e32 v0, vcc, v2, v0
|
|
; GCN-IR-NEXT: v_bfe_i32 v0, v0, 0, 25
|
|
; GCN-IR-NEXT: v_ashrrev_i32_e32 v1, 31, v0
|
|
; GCN-IR-NEXT: buffer_store_dwordx2 v[0:1], off, s[0:3], 0
|
|
; GCN-IR-NEXT: s_endpgm
|
|
%1 = ashr i64 %x, 39
|
|
%2 = ashr i64 %y, 39
|
|
%result = sdiv i64 %1, %2
|
|
store i64 %result, i64 addrspace(1)* %out
|
|
ret void
|
|
}
|
|
|
|
define amdgpu_kernel void @s_test_sdiv24_v2i64(<2 x i64> addrspace(1)* %out, <2 x i64> %x, <2 x i64> %y) {
|
|
; GCN-LABEL: s_test_sdiv24_v2i64:
|
|
; GCN: ; %bb.0:
|
|
; GCN-NEXT: s_load_dwordx8 s[4:11], s[0:1], 0xd
|
|
; GCN-NEXT: s_load_dwordx2 s[0:1], s[0:1], 0x9
|
|
; GCN-NEXT: s_mov_b32 s3, 0xf000
|
|
; GCN-NEXT: s_mov_b32 s2, -1
|
|
; GCN-NEXT: s_waitcnt lgkmcnt(0)
|
|
; GCN-NEXT: s_ashr_i64 s[8:9], s[8:9], 40
|
|
; GCN-NEXT: v_cvt_f32_i32_e32 v0, s8
|
|
; GCN-NEXT: s_ashr_i64 s[4:5], s[4:5], 40
|
|
; GCN-NEXT: v_cvt_f32_i32_e32 v1, s4
|
|
; GCN-NEXT: s_xor_b32 s4, s4, s8
|
|
; GCN-NEXT: v_rcp_iflag_f32_e32 v2, v0
|
|
; GCN-NEXT: s_ashr_i32 s4, s4, 30
|
|
; GCN-NEXT: s_or_b32 s4, s4, 1
|
|
; GCN-NEXT: v_mov_b32_e32 v3, s4
|
|
; GCN-NEXT: v_mul_f32_e32 v2, v1, v2
|
|
; GCN-NEXT: v_trunc_f32_e32 v2, v2
|
|
; GCN-NEXT: v_mad_f32 v1, -v2, v0, v1
|
|
; GCN-NEXT: v_cvt_i32_f32_e32 v2, v2
|
|
; GCN-NEXT: v_cmp_ge_f32_e64 vcc, |v1|, |v0|
|
|
; GCN-NEXT: s_ashr_i64 s[10:11], s[10:11], 40
|
|
; GCN-NEXT: v_cndmask_b32_e32 v0, 0, v3, vcc
|
|
; GCN-NEXT: v_add_i32_e32 v0, vcc, v2, v0
|
|
; GCN-NEXT: v_cvt_f32_i32_e32 v2, s10
|
|
; GCN-NEXT: s_ashr_i64 s[6:7], s[6:7], 40
|
|
; GCN-NEXT: v_cvt_f32_i32_e32 v3, s6
|
|
; GCN-NEXT: s_xor_b32 s4, s6, s10
|
|
; GCN-NEXT: v_rcp_iflag_f32_e32 v4, v2
|
|
; GCN-NEXT: s_ashr_i32 s4, s4, 30
|
|
; GCN-NEXT: s_or_b32 s4, s4, 1
|
|
; GCN-NEXT: v_mov_b32_e32 v5, s4
|
|
; GCN-NEXT: v_mul_f32_e32 v4, v3, v4
|
|
; GCN-NEXT: v_trunc_f32_e32 v4, v4
|
|
; GCN-NEXT: v_mad_f32 v3, -v4, v2, v3
|
|
; GCN-NEXT: v_cvt_i32_f32_e32 v4, v4
|
|
; GCN-NEXT: v_cmp_ge_f32_e64 vcc, |v3|, |v2|
|
|
; GCN-NEXT: v_cndmask_b32_e32 v2, 0, v5, vcc
|
|
; GCN-NEXT: v_bfe_i32 v0, v0, 0, 24
|
|
; GCN-NEXT: v_add_i32_e32 v2, vcc, v2, v4
|
|
; GCN-NEXT: v_bfe_i32 v2, v2, 0, 24
|
|
; GCN-NEXT: v_ashrrev_i32_e32 v1, 31, v0
|
|
; GCN-NEXT: v_ashrrev_i32_e32 v3, 31, v2
|
|
; GCN-NEXT: buffer_store_dwordx4 v[0:3], off, s[0:3], 0
|
|
; GCN-NEXT: s_endpgm
|
|
;
|
|
; GCN-IR-LABEL: s_test_sdiv24_v2i64:
|
|
; GCN-IR: ; %bb.0:
|
|
; GCN-IR-NEXT: s_load_dwordx8 s[4:11], s[0:1], 0xd
|
|
; GCN-IR-NEXT: s_load_dwordx2 s[0:1], s[0:1], 0x9
|
|
; GCN-IR-NEXT: s_mov_b32 s3, 0xf000
|
|
; GCN-IR-NEXT: s_mov_b32 s2, -1
|
|
; GCN-IR-NEXT: s_waitcnt lgkmcnt(0)
|
|
; GCN-IR-NEXT: s_ashr_i64 s[8:9], s[8:9], 40
|
|
; GCN-IR-NEXT: v_cvt_f32_i32_e32 v0, s8
|
|
; GCN-IR-NEXT: s_ashr_i64 s[4:5], s[4:5], 40
|
|
; GCN-IR-NEXT: v_cvt_f32_i32_e32 v1, s4
|
|
; GCN-IR-NEXT: s_xor_b32 s4, s4, s8
|
|
; GCN-IR-NEXT: v_rcp_iflag_f32_e32 v2, v0
|
|
; GCN-IR-NEXT: s_ashr_i32 s4, s4, 30
|
|
; GCN-IR-NEXT: s_or_b32 s4, s4, 1
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v3, s4
|
|
; GCN-IR-NEXT: v_mul_f32_e32 v2, v1, v2
|
|
; GCN-IR-NEXT: v_trunc_f32_e32 v2, v2
|
|
; GCN-IR-NEXT: v_mad_f32 v1, -v2, v0, v1
|
|
; GCN-IR-NEXT: v_cvt_i32_f32_e32 v2, v2
|
|
; GCN-IR-NEXT: v_cmp_ge_f32_e64 vcc, |v1|, |v0|
|
|
; GCN-IR-NEXT: s_ashr_i64 s[10:11], s[10:11], 40
|
|
; GCN-IR-NEXT: v_cndmask_b32_e32 v0, 0, v3, vcc
|
|
; GCN-IR-NEXT: v_add_i32_e32 v0, vcc, v0, v2
|
|
; GCN-IR-NEXT: v_cvt_f32_i32_e32 v2, s10
|
|
; GCN-IR-NEXT: s_ashr_i64 s[6:7], s[6:7], 40
|
|
; GCN-IR-NEXT: v_cvt_f32_i32_e32 v3, s6
|
|
; GCN-IR-NEXT: s_xor_b32 s4, s6, s10
|
|
; GCN-IR-NEXT: v_rcp_iflag_f32_e32 v4, v2
|
|
; GCN-IR-NEXT: s_ashr_i32 s4, s4, 30
|
|
; GCN-IR-NEXT: s_or_b32 s4, s4, 1
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v5, s4
|
|
; GCN-IR-NEXT: v_mul_f32_e32 v4, v3, v4
|
|
; GCN-IR-NEXT: v_trunc_f32_e32 v4, v4
|
|
; GCN-IR-NEXT: v_mad_f32 v3, -v4, v2, v3
|
|
; GCN-IR-NEXT: v_cvt_i32_f32_e32 v4, v4
|
|
; GCN-IR-NEXT: v_cmp_ge_f32_e64 vcc, |v3|, |v2|
|
|
; GCN-IR-NEXT: v_cndmask_b32_e32 v2, 0, v5, vcc
|
|
; GCN-IR-NEXT: v_bfe_i32 v0, v0, 0, 24
|
|
; GCN-IR-NEXT: v_add_i32_e32 v2, vcc, v2, v4
|
|
; GCN-IR-NEXT: v_bfe_i32 v2, v2, 0, 24
|
|
; GCN-IR-NEXT: v_ashrrev_i32_e32 v1, 31, v0
|
|
; GCN-IR-NEXT: v_ashrrev_i32_e32 v3, 31, v2
|
|
; GCN-IR-NEXT: buffer_store_dwordx4 v[0:3], off, s[0:3], 0
|
|
; GCN-IR-NEXT: s_endpgm
|
|
%1 = ashr <2 x i64> %x, <i64 40, i64 40>
|
|
%2 = ashr <2 x i64> %y, <i64 40, i64 40>
|
|
%result = sdiv <2 x i64> %1, %2
|
|
store <2 x i64> %result, <2 x i64> addrspace(1)* %out
|
|
ret void
|
|
}
|
|
|
|
define amdgpu_kernel void @s_test_sdiv24_48(i48 addrspace(1)* %out, i48 %x, i48 %y) {
|
|
; GCN-LABEL: s_test_sdiv24_48:
|
|
; GCN: ; %bb.0:
|
|
; GCN-NEXT: s_load_dwordx4 s[4:7], s[0:1], 0x9
|
|
; GCN-NEXT: s_load_dwordx2 s[8:9], s[0:1], 0xd
|
|
; GCN-NEXT: s_mov_b32 s3, 0xf000
|
|
; GCN-NEXT: s_mov_b32 s2, -1
|
|
; GCN-NEXT: s_waitcnt lgkmcnt(0)
|
|
; GCN-NEXT: s_mov_b32 s1, s5
|
|
; GCN-NEXT: s_sext_i32_i16 s5, s9
|
|
; GCN-NEXT: v_mov_b32_e32 v0, s8
|
|
; GCN-NEXT: v_alignbit_b32 v0, s5, v0, 24
|
|
; GCN-NEXT: v_cvt_f32_i32_e32 v1, v0
|
|
; GCN-NEXT: s_mov_b32 s0, s4
|
|
; GCN-NEXT: s_sext_i32_i16 s4, s7
|
|
; GCN-NEXT: v_mov_b32_e32 v2, s6
|
|
; GCN-NEXT: v_alignbit_b32 v2, s4, v2, 24
|
|
; GCN-NEXT: v_cvt_f32_i32_e32 v3, v2
|
|
; GCN-NEXT: v_rcp_iflag_f32_e32 v4, v1
|
|
; GCN-NEXT: v_xor_b32_e32 v0, v2, v0
|
|
; GCN-NEXT: v_ashrrev_i32_e32 v0, 30, v0
|
|
; GCN-NEXT: v_or_b32_e32 v0, 1, v0
|
|
; GCN-NEXT: v_mul_f32_e32 v2, v3, v4
|
|
; GCN-NEXT: v_trunc_f32_e32 v2, v2
|
|
; GCN-NEXT: v_mad_f32 v3, -v2, v1, v3
|
|
; GCN-NEXT: v_cvt_i32_f32_e32 v2, v2
|
|
; GCN-NEXT: v_cmp_ge_f32_e64 vcc, |v3|, |v1|
|
|
; GCN-NEXT: v_cndmask_b32_e32 v0, 0, v0, vcc
|
|
; GCN-NEXT: v_add_i32_e32 v0, vcc, v0, v2
|
|
; GCN-NEXT: v_bfe_i32 v0, v0, 0, 24
|
|
; GCN-NEXT: v_ashrrev_i32_e32 v1, 31, v0
|
|
; GCN-NEXT: buffer_store_dword v0, off, s[0:3], 0
|
|
; GCN-NEXT: buffer_store_short v1, off, s[0:3], 0 offset:4
|
|
; GCN-NEXT: s_endpgm
|
|
;
|
|
; GCN-IR-LABEL: s_test_sdiv24_48:
|
|
; GCN-IR: ; %bb.0: ; %_udiv-special-cases
|
|
; GCN-IR-NEXT: s_load_dwordx4 s[4:7], s[0:1], 0x9
|
|
; GCN-IR-NEXT: s_load_dwordx2 s[2:3], s[0:1], 0xd
|
|
; GCN-IR-NEXT: s_waitcnt lgkmcnt(0)
|
|
; GCN-IR-NEXT: s_sext_i32_i16 s7, s7
|
|
; GCN-IR-NEXT: s_ashr_i32 s0, s7, 31
|
|
; GCN-IR-NEXT: s_sext_i32_i16 s3, s3
|
|
; GCN-IR-NEXT: s_ashr_i64 s[8:9], s[6:7], 24
|
|
; GCN-IR-NEXT: s_mov_b32 s1, s0
|
|
; GCN-IR-NEXT: s_ashr_i64 s[10:11], s[2:3], 24
|
|
; GCN-IR-NEXT: s_ashr_i32 s2, s3, 31
|
|
; GCN-IR-NEXT: s_xor_b64 s[6:7], s[0:1], s[8:9]
|
|
; GCN-IR-NEXT: s_mov_b32 s3, s2
|
|
; GCN-IR-NEXT: s_sub_u32 s12, s6, s0
|
|
; GCN-IR-NEXT: s_subb_u32 s13, s7, s0
|
|
; GCN-IR-NEXT: s_xor_b64 s[6:7], s[2:3], s[10:11]
|
|
; GCN-IR-NEXT: s_sub_u32 s6, s6, s2
|
|
; GCN-IR-NEXT: s_subb_u32 s7, s7, s2
|
|
; GCN-IR-NEXT: v_cmp_eq_u64_e64 s[10:11], s[6:7], 0
|
|
; GCN-IR-NEXT: v_cmp_eq_u64_e64 s[14:15], s[12:13], 0
|
|
; GCN-IR-NEXT: s_mov_b64 s[8:9], 0
|
|
; GCN-IR-NEXT: s_or_b64 s[16:17], s[10:11], s[14:15]
|
|
; GCN-IR-NEXT: s_flbit_i32_b32 s10, s6
|
|
; GCN-IR-NEXT: s_add_i32 s10, s10, 32
|
|
; GCN-IR-NEXT: s_flbit_i32_b32 s11, s7
|
|
; GCN-IR-NEXT: s_min_u32 s14, s10, s11
|
|
; GCN-IR-NEXT: s_flbit_i32_b32 s10, s12
|
|
; GCN-IR-NEXT: s_add_i32 s10, s10, 32
|
|
; GCN-IR-NEXT: s_flbit_i32_b32 s11, s13
|
|
; GCN-IR-NEXT: s_min_u32 s18, s10, s11
|
|
; GCN-IR-NEXT: s_sub_u32 s10, s14, s18
|
|
; GCN-IR-NEXT: s_subb_u32 s11, 0, 0
|
|
; GCN-IR-NEXT: v_cmp_gt_u64_e64 s[20:21], s[10:11], 63
|
|
; GCN-IR-NEXT: s_mov_b32 s15, 0
|
|
; GCN-IR-NEXT: s_or_b64 s[16:17], s[16:17], s[20:21]
|
|
; GCN-IR-NEXT: v_cmp_ne_u64_e64 s[20:21], s[10:11], 63
|
|
; GCN-IR-NEXT: s_xor_b64 s[22:23], s[16:17], -1
|
|
; GCN-IR-NEXT: s_and_b64 s[20:21], s[22:23], s[20:21]
|
|
; GCN-IR-NEXT: s_and_b64 vcc, exec, s[20:21]
|
|
; GCN-IR-NEXT: s_cbranch_vccz .LBB9_5
|
|
; GCN-IR-NEXT: ; %bb.1: ; %udiv-bb1
|
|
; GCN-IR-NEXT: s_add_u32 s16, s10, 1
|
|
; GCN-IR-NEXT: s_addc_u32 s17, s11, 0
|
|
; GCN-IR-NEXT: v_cmp_eq_u64_e64 s[20:21], s[16:17], 0
|
|
; GCN-IR-NEXT: s_sub_i32 s10, 63, s10
|
|
; GCN-IR-NEXT: s_andn2_b64 vcc, exec, s[20:21]
|
|
; GCN-IR-NEXT: s_lshl_b64 s[10:11], s[12:13], s10
|
|
; GCN-IR-NEXT: s_cbranch_vccz .LBB9_4
|
|
; GCN-IR-NEXT: ; %bb.2: ; %udiv-preheader
|
|
; GCN-IR-NEXT: s_lshr_b64 s[16:17], s[12:13], s16
|
|
; GCN-IR-NEXT: s_add_u32 s19, s6, -1
|
|
; GCN-IR-NEXT: s_addc_u32 s20, s7, -1
|
|
; GCN-IR-NEXT: s_not_b64 s[8:9], s[14:15]
|
|
; GCN-IR-NEXT: s_add_u32 s12, s8, s18
|
|
; GCN-IR-NEXT: s_addc_u32 s13, s9, 0
|
|
; GCN-IR-NEXT: s_mov_b64 s[14:15], 0
|
|
; GCN-IR-NEXT: s_mov_b32 s9, 0
|
|
; GCN-IR-NEXT: .LBB9_3: ; %udiv-do-while
|
|
; GCN-IR-NEXT: ; =>This Inner Loop Header: Depth=1
|
|
; GCN-IR-NEXT: s_lshl_b64 s[16:17], s[16:17], 1
|
|
; GCN-IR-NEXT: s_lshr_b32 s8, s11, 31
|
|
; GCN-IR-NEXT: s_lshl_b64 s[10:11], s[10:11], 1
|
|
; GCN-IR-NEXT: s_or_b64 s[16:17], s[16:17], s[8:9]
|
|
; GCN-IR-NEXT: s_or_b64 s[10:11], s[14:15], s[10:11]
|
|
; GCN-IR-NEXT: s_sub_u32 s8, s19, s16
|
|
; GCN-IR-NEXT: s_subb_u32 s8, s20, s17
|
|
; GCN-IR-NEXT: s_ashr_i32 s14, s8, 31
|
|
; GCN-IR-NEXT: s_mov_b32 s15, s14
|
|
; GCN-IR-NEXT: s_and_b32 s8, s14, 1
|
|
; GCN-IR-NEXT: s_and_b64 s[14:15], s[14:15], s[6:7]
|
|
; GCN-IR-NEXT: s_sub_u32 s16, s16, s14
|
|
; GCN-IR-NEXT: s_subb_u32 s17, s17, s15
|
|
; GCN-IR-NEXT: s_add_u32 s12, s12, 1
|
|
; GCN-IR-NEXT: s_addc_u32 s13, s13, 0
|
|
; GCN-IR-NEXT: v_cmp_eq_u64_e64 s[22:23], s[12:13], 0
|
|
; GCN-IR-NEXT: s_mov_b64 s[14:15], s[8:9]
|
|
; GCN-IR-NEXT: s_and_b64 vcc, exec, s[22:23]
|
|
; GCN-IR-NEXT: s_cbranch_vccz .LBB9_3
|
|
; GCN-IR-NEXT: .LBB9_4: ; %Flow3
|
|
; GCN-IR-NEXT: s_lshl_b64 s[6:7], s[10:11], 1
|
|
; GCN-IR-NEXT: s_or_b64 s[6:7], s[8:9], s[6:7]
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v0, s6
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v1, s7
|
|
; GCN-IR-NEXT: s_branch .LBB9_6
|
|
; GCN-IR-NEXT: .LBB9_5:
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v0, s13
|
|
; GCN-IR-NEXT: v_cndmask_b32_e64 v1, v0, 0, s[16:17]
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v0, s12
|
|
; GCN-IR-NEXT: v_cndmask_b32_e64 v0, v0, 0, s[16:17]
|
|
; GCN-IR-NEXT: .LBB9_6: ; %udiv-end
|
|
; GCN-IR-NEXT: s_xor_b64 s[0:1], s[2:3], s[0:1]
|
|
; GCN-IR-NEXT: v_xor_b32_e32 v0, s0, v0
|
|
; GCN-IR-NEXT: v_xor_b32_e32 v1, s1, v1
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v2, s1
|
|
; GCN-IR-NEXT: v_subrev_i32_e32 v0, vcc, s0, v0
|
|
; GCN-IR-NEXT: v_subb_u32_e32 v1, vcc, v1, v2, vcc
|
|
; GCN-IR-NEXT: s_mov_b32 s7, 0xf000
|
|
; GCN-IR-NEXT: s_mov_b32 s6, -1
|
|
; GCN-IR-NEXT: buffer_store_short v1, off, s[4:7], 0 offset:4
|
|
; GCN-IR-NEXT: buffer_store_dword v0, off, s[4:7], 0
|
|
; GCN-IR-NEXT: s_endpgm
|
|
%1 = ashr i48 %x, 24
|
|
%2 = ashr i48 %y, 24
|
|
%result = sdiv i48 %1, %2
|
|
store i48 %result, i48 addrspace(1)* %out
|
|
ret void
|
|
}
|
|
|
|
define amdgpu_kernel void @s_test_sdiv_k_num_i64(i64 addrspace(1)* %out, i64 %x) {
|
|
; GCN-LABEL: s_test_sdiv_k_num_i64:
|
|
; GCN: ; %bb.0:
|
|
; GCN-NEXT: s_load_dwordx4 s[0:3], s[0:1], 0x9
|
|
; GCN-NEXT: s_mov_b32 s7, 0xf000
|
|
; GCN-NEXT: s_mov_b32 s6, -1
|
|
; GCN-NEXT: s_waitcnt lgkmcnt(0)
|
|
; GCN-NEXT: s_ashr_i32 s8, s3, 31
|
|
; GCN-NEXT: s_add_u32 s2, s2, s8
|
|
; GCN-NEXT: s_mov_b32 s9, s8
|
|
; GCN-NEXT: s_addc_u32 s3, s3, s8
|
|
; GCN-NEXT: s_xor_b64 s[2:3], s[2:3], s[8:9]
|
|
; GCN-NEXT: v_cvt_f32_u32_e32 v0, s2
|
|
; GCN-NEXT: v_cvt_f32_u32_e32 v1, s3
|
|
; GCN-NEXT: s_sub_u32 s4, 0, s2
|
|
; GCN-NEXT: s_subb_u32 s5, 0, s3
|
|
; GCN-NEXT: v_mac_f32_e32 v0, 0x4f800000, v1
|
|
; GCN-NEXT: v_rcp_f32_e32 v0, v0
|
|
; GCN-NEXT: v_mul_f32_e32 v0, 0x5f7ffffc, v0
|
|
; GCN-NEXT: v_mul_f32_e32 v1, 0x2f800000, v0
|
|
; GCN-NEXT: v_trunc_f32_e32 v1, v1
|
|
; GCN-NEXT: v_mac_f32_e32 v0, 0xcf800000, v1
|
|
; GCN-NEXT: v_cvt_u32_f32_e32 v1, v1
|
|
; GCN-NEXT: v_cvt_u32_f32_e32 v0, v0
|
|
; GCN-NEXT: v_mul_lo_u32 v2, s4, v1
|
|
; GCN-NEXT: v_mul_hi_u32 v3, s4, v0
|
|
; GCN-NEXT: v_mul_lo_u32 v5, s5, v0
|
|
; GCN-NEXT: v_mul_lo_u32 v4, s4, v0
|
|
; GCN-NEXT: v_add_i32_e32 v2, vcc, v2, v3
|
|
; GCN-NEXT: v_add_i32_e32 v2, vcc, v5, v2
|
|
; GCN-NEXT: v_mul_hi_u32 v3, v0, v4
|
|
; GCN-NEXT: v_mul_lo_u32 v5, v0, v2
|
|
; GCN-NEXT: v_mul_hi_u32 v7, v0, v2
|
|
; GCN-NEXT: v_mul_hi_u32 v6, v1, v4
|
|
; GCN-NEXT: v_mul_lo_u32 v4, v1, v4
|
|
; GCN-NEXT: v_mul_hi_u32 v8, v1, v2
|
|
; GCN-NEXT: v_add_i32_e32 v3, vcc, v3, v5
|
|
; GCN-NEXT: v_addc_u32_e32 v5, vcc, 0, v7, vcc
|
|
; GCN-NEXT: v_mul_lo_u32 v2, v1, v2
|
|
; GCN-NEXT: v_add_i32_e32 v3, vcc, v3, v4
|
|
; GCN-NEXT: v_addc_u32_e32 v3, vcc, v5, v6, vcc
|
|
; GCN-NEXT: v_addc_u32_e32 v4, vcc, 0, v8, vcc
|
|
; GCN-NEXT: v_add_i32_e32 v2, vcc, v3, v2
|
|
; GCN-NEXT: v_addc_u32_e32 v3, vcc, 0, v4, vcc
|
|
; GCN-NEXT: v_add_i32_e32 v0, vcc, v0, v2
|
|
; GCN-NEXT: v_addc_u32_e32 v1, vcc, v1, v3, vcc
|
|
; GCN-NEXT: v_mul_lo_u32 v2, s4, v1
|
|
; GCN-NEXT: v_mul_hi_u32 v3, s4, v0
|
|
; GCN-NEXT: v_mul_lo_u32 v4, s5, v0
|
|
; GCN-NEXT: s_mov_b32 s5, s1
|
|
; GCN-NEXT: v_add_i32_e32 v2, vcc, v3, v2
|
|
; GCN-NEXT: v_mul_lo_u32 v3, s4, v0
|
|
; GCN-NEXT: v_add_i32_e32 v2, vcc, v4, v2
|
|
; GCN-NEXT: v_mul_lo_u32 v6, v0, v2
|
|
; GCN-NEXT: v_mul_hi_u32 v7, v0, v3
|
|
; GCN-NEXT: v_mul_hi_u32 v8, v0, v2
|
|
; GCN-NEXT: v_mul_hi_u32 v5, v1, v3
|
|
; GCN-NEXT: v_mul_lo_u32 v3, v1, v3
|
|
; GCN-NEXT: v_mul_hi_u32 v4, v1, v2
|
|
; GCN-NEXT: v_add_i32_e32 v6, vcc, v7, v6
|
|
; GCN-NEXT: v_addc_u32_e32 v7, vcc, 0, v8, vcc
|
|
; GCN-NEXT: v_mul_lo_u32 v2, v1, v2
|
|
; GCN-NEXT: v_add_i32_e32 v3, vcc, v6, v3
|
|
; GCN-NEXT: v_addc_u32_e32 v3, vcc, v7, v5, vcc
|
|
; GCN-NEXT: v_addc_u32_e32 v4, vcc, 0, v4, vcc
|
|
; GCN-NEXT: v_add_i32_e32 v2, vcc, v3, v2
|
|
; GCN-NEXT: v_addc_u32_e32 v3, vcc, 0, v4, vcc
|
|
; GCN-NEXT: v_add_i32_e32 v0, vcc, v0, v2
|
|
; GCN-NEXT: v_addc_u32_e32 v1, vcc, v1, v3, vcc
|
|
; GCN-NEXT: v_mul_lo_u32 v2, v1, 24
|
|
; GCN-NEXT: v_mul_hi_u32 v0, v0, 24
|
|
; GCN-NEXT: v_mul_hi_u32 v1, v1, 24
|
|
; GCN-NEXT: v_mov_b32_e32 v4, s3
|
|
; GCN-NEXT: s_mov_b32 s4, s0
|
|
; GCN-NEXT: v_add_i32_e32 v0, vcc, v0, v2
|
|
; GCN-NEXT: v_addc_u32_e32 v0, vcc, 0, v1, vcc
|
|
; GCN-NEXT: v_mul_lo_u32 v1, s3, v0
|
|
; GCN-NEXT: v_mul_hi_u32 v2, s2, v0
|
|
; GCN-NEXT: v_add_i32_e32 v1, vcc, v2, v1
|
|
; GCN-NEXT: v_mul_lo_u32 v2, s2, v0
|
|
; GCN-NEXT: v_sub_i32_e32 v3, vcc, 0, v1
|
|
; GCN-NEXT: v_sub_i32_e32 v2, vcc, 24, v2
|
|
; GCN-NEXT: v_subb_u32_e64 v3, s[0:1], v3, v4, vcc
|
|
; GCN-NEXT: v_subrev_i32_e64 v4, s[0:1], s2, v2
|
|
; GCN-NEXT: v_subbrev_u32_e64 v3, s[0:1], 0, v3, s[0:1]
|
|
; GCN-NEXT: v_cmp_le_u32_e64 s[0:1], s3, v3
|
|
; GCN-NEXT: v_cndmask_b32_e64 v5, 0, -1, s[0:1]
|
|
; GCN-NEXT: v_cmp_le_u32_e64 s[0:1], s2, v4
|
|
; GCN-NEXT: v_cndmask_b32_e64 v4, 0, -1, s[0:1]
|
|
; GCN-NEXT: v_cmp_eq_u32_e64 s[0:1], s3, v3
|
|
; GCN-NEXT: v_cndmask_b32_e64 v3, v5, v4, s[0:1]
|
|
; GCN-NEXT: v_add_i32_e64 v4, s[0:1], 2, v0
|
|
; GCN-NEXT: v_addc_u32_e64 v5, s[0:1], 0, 0, s[0:1]
|
|
; GCN-NEXT: v_add_i32_e64 v6, s[0:1], 1, v0
|
|
; GCN-NEXT: v_addc_u32_e64 v7, s[0:1], 0, 0, s[0:1]
|
|
; GCN-NEXT: v_subb_u32_e32 v1, vcc, 0, v1, vcc
|
|
; GCN-NEXT: v_cmp_ne_u32_e64 s[0:1], 0, v3
|
|
; GCN-NEXT: v_cmp_le_u32_e32 vcc, s3, v1
|
|
; GCN-NEXT: v_cndmask_b32_e64 v3, v7, v5, s[0:1]
|
|
; GCN-NEXT: v_cndmask_b32_e64 v5, 0, -1, vcc
|
|
; GCN-NEXT: v_cmp_le_u32_e32 vcc, s2, v2
|
|
; GCN-NEXT: v_cndmask_b32_e64 v2, 0, -1, vcc
|
|
; GCN-NEXT: v_cmp_eq_u32_e32 vcc, s3, v1
|
|
; GCN-NEXT: v_cndmask_b32_e32 v1, v5, v2, vcc
|
|
; GCN-NEXT: v_cmp_ne_u32_e32 vcc, 0, v1
|
|
; GCN-NEXT: v_cndmask_b32_e64 v2, v6, v4, s[0:1]
|
|
; GCN-NEXT: v_cndmask_b32_e32 v0, v0, v2, vcc
|
|
; GCN-NEXT: v_cndmask_b32_e32 v1, 0, v3, vcc
|
|
; GCN-NEXT: v_xor_b32_e32 v0, s8, v0
|
|
; GCN-NEXT: v_xor_b32_e32 v1, s8, v1
|
|
; GCN-NEXT: v_mov_b32_e32 v2, s8
|
|
; GCN-NEXT: v_subrev_i32_e32 v0, vcc, s8, v0
|
|
; GCN-NEXT: v_subb_u32_e32 v1, vcc, v1, v2, vcc
|
|
; GCN-NEXT: buffer_store_dwordx2 v[0:1], off, s[4:7], 0
|
|
; GCN-NEXT: s_endpgm
|
|
;
|
|
; GCN-IR-LABEL: s_test_sdiv_k_num_i64:
|
|
; GCN-IR: ; %bb.0: ; %_udiv-special-cases
|
|
; GCN-IR-NEXT: s_load_dwordx4 s[0:3], s[0:1], 0x9
|
|
; GCN-IR-NEXT: s_waitcnt lgkmcnt(0)
|
|
; GCN-IR-NEXT: s_ashr_i32 s4, s3, 31
|
|
; GCN-IR-NEXT: s_mov_b32 s5, s4
|
|
; GCN-IR-NEXT: s_xor_b64 s[2:3], s[4:5], s[2:3]
|
|
; GCN-IR-NEXT: s_sub_u32 s2, s2, s4
|
|
; GCN-IR-NEXT: s_subb_u32 s3, s3, s4
|
|
; GCN-IR-NEXT: s_flbit_i32_b32 s6, s2
|
|
; GCN-IR-NEXT: s_add_i32 s6, s6, 32
|
|
; GCN-IR-NEXT: s_flbit_i32_b32 s7, s3
|
|
; GCN-IR-NEXT: s_min_u32 s10, s6, s7
|
|
; GCN-IR-NEXT: s_add_u32 s8, s10, 0xffffffc5
|
|
; GCN-IR-NEXT: s_addc_u32 s9, 0, -1
|
|
; GCN-IR-NEXT: v_cmp_eq_u64_e64 s[12:13], s[2:3], 0
|
|
; GCN-IR-NEXT: v_cmp_gt_u64_e64 s[14:15], s[8:9], 63
|
|
; GCN-IR-NEXT: s_mov_b64 s[6:7], 0
|
|
; GCN-IR-NEXT: s_or_b64 s[12:13], s[12:13], s[14:15]
|
|
; GCN-IR-NEXT: v_cmp_ne_u64_e64 s[14:15], s[8:9], 63
|
|
; GCN-IR-NEXT: s_xor_b64 s[16:17], s[12:13], -1
|
|
; GCN-IR-NEXT: s_and_b64 s[14:15], s[16:17], s[14:15]
|
|
; GCN-IR-NEXT: s_and_b64 vcc, exec, s[14:15]
|
|
; GCN-IR-NEXT: s_cbranch_vccz .LBB10_5
|
|
; GCN-IR-NEXT: ; %bb.1: ; %udiv-bb1
|
|
; GCN-IR-NEXT: s_add_u32 s12, s8, 1
|
|
; GCN-IR-NEXT: s_addc_u32 s13, s9, 0
|
|
; GCN-IR-NEXT: v_cmp_eq_u64_e64 s[14:15], s[12:13], 0
|
|
; GCN-IR-NEXT: s_sub_i32 s8, 63, s8
|
|
; GCN-IR-NEXT: s_andn2_b64 vcc, exec, s[14:15]
|
|
; GCN-IR-NEXT: s_lshl_b64 s[8:9], 24, s8
|
|
; GCN-IR-NEXT: s_cbranch_vccz .LBB10_4
|
|
; GCN-IR-NEXT: ; %bb.2: ; %udiv-preheader
|
|
; GCN-IR-NEXT: s_lshr_b64 s[12:13], 24, s12
|
|
; GCN-IR-NEXT: s_add_u32 s16, s2, -1
|
|
; GCN-IR-NEXT: s_addc_u32 s17, s3, -1
|
|
; GCN-IR-NEXT: s_sub_u32 s10, 58, s10
|
|
; GCN-IR-NEXT: s_subb_u32 s11, 0, 0
|
|
; GCN-IR-NEXT: s_mov_b64 s[14:15], 0
|
|
; GCN-IR-NEXT: s_mov_b32 s7, 0
|
|
; GCN-IR-NEXT: .LBB10_3: ; %udiv-do-while
|
|
; GCN-IR-NEXT: ; =>This Inner Loop Header: Depth=1
|
|
; GCN-IR-NEXT: s_lshl_b64 s[12:13], s[12:13], 1
|
|
; GCN-IR-NEXT: s_lshr_b32 s6, s9, 31
|
|
; GCN-IR-NEXT: s_lshl_b64 s[8:9], s[8:9], 1
|
|
; GCN-IR-NEXT: s_or_b64 s[12:13], s[12:13], s[6:7]
|
|
; GCN-IR-NEXT: s_or_b64 s[8:9], s[14:15], s[8:9]
|
|
; GCN-IR-NEXT: s_sub_u32 s6, s16, s12
|
|
; GCN-IR-NEXT: s_subb_u32 s6, s17, s13
|
|
; GCN-IR-NEXT: s_ashr_i32 s14, s6, 31
|
|
; GCN-IR-NEXT: s_mov_b32 s15, s14
|
|
; GCN-IR-NEXT: s_and_b32 s6, s14, 1
|
|
; GCN-IR-NEXT: s_and_b64 s[14:15], s[14:15], s[2:3]
|
|
; GCN-IR-NEXT: s_sub_u32 s12, s12, s14
|
|
; GCN-IR-NEXT: s_subb_u32 s13, s13, s15
|
|
; GCN-IR-NEXT: s_add_u32 s10, s10, 1
|
|
; GCN-IR-NEXT: s_addc_u32 s11, s11, 0
|
|
; GCN-IR-NEXT: v_cmp_eq_u64_e64 s[18:19], s[10:11], 0
|
|
; GCN-IR-NEXT: s_mov_b64 s[14:15], s[6:7]
|
|
; GCN-IR-NEXT: s_and_b64 vcc, exec, s[18:19]
|
|
; GCN-IR-NEXT: s_cbranch_vccz .LBB10_3
|
|
; GCN-IR-NEXT: .LBB10_4: ; %Flow5
|
|
; GCN-IR-NEXT: s_lshl_b64 s[2:3], s[8:9], 1
|
|
; GCN-IR-NEXT: s_or_b64 s[2:3], s[6:7], s[2:3]
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v0, s2
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v1, s3
|
|
; GCN-IR-NEXT: s_branch .LBB10_6
|
|
; GCN-IR-NEXT: .LBB10_5:
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v1, 0
|
|
; GCN-IR-NEXT: v_cndmask_b32_e64 v0, 24, 0, s[12:13]
|
|
; GCN-IR-NEXT: .LBB10_6: ; %udiv-end
|
|
; GCN-IR-NEXT: v_xor_b32_e32 v0, s4, v0
|
|
; GCN-IR-NEXT: v_xor_b32_e32 v1, s5, v1
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v2, s5
|
|
; GCN-IR-NEXT: v_subrev_i32_e32 v0, vcc, s4, v0
|
|
; GCN-IR-NEXT: s_mov_b32 s3, 0xf000
|
|
; GCN-IR-NEXT: s_mov_b32 s2, -1
|
|
; GCN-IR-NEXT: v_subb_u32_e32 v1, vcc, v1, v2, vcc
|
|
; GCN-IR-NEXT: buffer_store_dwordx2 v[0:1], off, s[0:3], 0
|
|
; GCN-IR-NEXT: s_endpgm
|
|
%result = sdiv i64 24, %x
|
|
store i64 %result, i64 addrspace(1)* %out
|
|
ret void
|
|
}
|
|
|
|
define i64 @v_test_sdiv_k_num_i64(i64 %x) {
|
|
; GCN-LABEL: v_test_sdiv_k_num_i64:
|
|
; GCN: ; %bb.0:
|
|
; GCN-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
|
|
; GCN-NEXT: v_ashrrev_i32_e32 v2, 31, v1
|
|
; GCN-NEXT: v_add_i32_e32 v0, vcc, v0, v2
|
|
; GCN-NEXT: v_addc_u32_e32 v1, vcc, v1, v2, vcc
|
|
; GCN-NEXT: v_xor_b32_e32 v1, v1, v2
|
|
; GCN-NEXT: v_xor_b32_e32 v0, v0, v2
|
|
; GCN-NEXT: v_cvt_f32_u32_e32 v3, v0
|
|
; GCN-NEXT: v_cvt_f32_u32_e32 v4, v1
|
|
; GCN-NEXT: v_sub_i32_e32 v5, vcc, 0, v0
|
|
; GCN-NEXT: v_subb_u32_e32 v6, vcc, 0, v1, vcc
|
|
; GCN-NEXT: v_mac_f32_e32 v3, 0x4f800000, v4
|
|
; GCN-NEXT: v_rcp_f32_e32 v3, v3
|
|
; GCN-NEXT: v_mul_f32_e32 v3, 0x5f7ffffc, v3
|
|
; GCN-NEXT: v_mul_f32_e32 v4, 0x2f800000, v3
|
|
; GCN-NEXT: v_trunc_f32_e32 v4, v4
|
|
; GCN-NEXT: v_mac_f32_e32 v3, 0xcf800000, v4
|
|
; GCN-NEXT: v_cvt_u32_f32_e32 v3, v3
|
|
; GCN-NEXT: v_cvt_u32_f32_e32 v4, v4
|
|
; GCN-NEXT: v_mul_hi_u32 v7, v5, v3
|
|
; GCN-NEXT: v_mul_lo_u32 v8, v5, v4
|
|
; GCN-NEXT: v_mul_lo_u32 v9, v6, v3
|
|
; GCN-NEXT: v_add_i32_e32 v7, vcc, v7, v8
|
|
; GCN-NEXT: v_mul_lo_u32 v8, v5, v3
|
|
; GCN-NEXT: v_add_i32_e32 v7, vcc, v7, v9
|
|
; GCN-NEXT: v_mul_lo_u32 v9, v3, v7
|
|
; GCN-NEXT: v_mul_hi_u32 v10, v3, v8
|
|
; GCN-NEXT: v_mul_hi_u32 v11, v3, v7
|
|
; GCN-NEXT: v_mul_hi_u32 v12, v4, v7
|
|
; GCN-NEXT: v_mul_lo_u32 v7, v4, v7
|
|
; GCN-NEXT: v_add_i32_e32 v9, vcc, v10, v9
|
|
; GCN-NEXT: v_addc_u32_e32 v10, vcc, 0, v11, vcc
|
|
; GCN-NEXT: v_mul_lo_u32 v11, v4, v8
|
|
; GCN-NEXT: v_mul_hi_u32 v8, v4, v8
|
|
; GCN-NEXT: v_add_i32_e32 v9, vcc, v9, v11
|
|
; GCN-NEXT: v_addc_u32_e32 v8, vcc, v10, v8, vcc
|
|
; GCN-NEXT: v_addc_u32_e32 v9, vcc, 0, v12, vcc
|
|
; GCN-NEXT: v_add_i32_e32 v7, vcc, v8, v7
|
|
; GCN-NEXT: v_addc_u32_e32 v8, vcc, 0, v9, vcc
|
|
; GCN-NEXT: v_add_i32_e32 v3, vcc, v3, v7
|
|
; GCN-NEXT: v_addc_u32_e32 v4, vcc, v4, v8, vcc
|
|
; GCN-NEXT: v_mul_lo_u32 v7, v5, v4
|
|
; GCN-NEXT: v_mul_hi_u32 v8, v5, v3
|
|
; GCN-NEXT: v_mul_lo_u32 v6, v6, v3
|
|
; GCN-NEXT: v_mul_lo_u32 v5, v5, v3
|
|
; GCN-NEXT: v_add_i32_e32 v7, vcc, v8, v7
|
|
; GCN-NEXT: v_add_i32_e32 v6, vcc, v7, v6
|
|
; GCN-NEXT: v_mul_lo_u32 v9, v3, v6
|
|
; GCN-NEXT: v_mul_hi_u32 v10, v3, v5
|
|
; GCN-NEXT: v_mul_hi_u32 v11, v3, v6
|
|
; GCN-NEXT: v_mul_hi_u32 v8, v4, v5
|
|
; GCN-NEXT: v_mul_lo_u32 v5, v4, v5
|
|
; GCN-NEXT: v_mul_hi_u32 v7, v4, v6
|
|
; GCN-NEXT: v_add_i32_e32 v9, vcc, v10, v9
|
|
; GCN-NEXT: v_addc_u32_e32 v10, vcc, 0, v11, vcc
|
|
; GCN-NEXT: v_mul_lo_u32 v6, v4, v6
|
|
; GCN-NEXT: v_add_i32_e32 v5, vcc, v9, v5
|
|
; GCN-NEXT: v_addc_u32_e32 v5, vcc, v10, v8, vcc
|
|
; GCN-NEXT: v_addc_u32_e32 v7, vcc, 0, v7, vcc
|
|
; GCN-NEXT: v_add_i32_e32 v5, vcc, v5, v6
|
|
; GCN-NEXT: v_addc_u32_e32 v6, vcc, 0, v7, vcc
|
|
; GCN-NEXT: v_add_i32_e32 v3, vcc, v3, v5
|
|
; GCN-NEXT: v_addc_u32_e32 v4, vcc, v4, v6, vcc
|
|
; GCN-NEXT: v_mul_lo_u32 v5, v4, 24
|
|
; GCN-NEXT: v_mul_hi_u32 v3, v3, 24
|
|
; GCN-NEXT: v_mul_hi_u32 v4, v4, 24
|
|
; GCN-NEXT: v_add_i32_e32 v3, vcc, v3, v5
|
|
; GCN-NEXT: v_addc_u32_e32 v3, vcc, 0, v4, vcc
|
|
; GCN-NEXT: v_mul_lo_u32 v4, v1, v3
|
|
; GCN-NEXT: v_mul_hi_u32 v5, v0, v3
|
|
; GCN-NEXT: v_add_i32_e32 v4, vcc, v5, v4
|
|
; GCN-NEXT: v_mul_lo_u32 v5, v0, v3
|
|
; GCN-NEXT: v_sub_i32_e32 v6, vcc, 0, v4
|
|
; GCN-NEXT: v_sub_i32_e32 v5, vcc, 24, v5
|
|
; GCN-NEXT: v_subb_u32_e64 v6, s[4:5], v6, v1, vcc
|
|
; GCN-NEXT: v_sub_i32_e64 v7, s[4:5], v5, v0
|
|
; GCN-NEXT: v_subbrev_u32_e64 v6, s[4:5], 0, v6, s[4:5]
|
|
; GCN-NEXT: v_cmp_ge_u32_e64 s[4:5], v6, v1
|
|
; GCN-NEXT: v_cndmask_b32_e64 v8, 0, -1, s[4:5]
|
|
; GCN-NEXT: v_cmp_ge_u32_e64 s[4:5], v7, v0
|
|
; GCN-NEXT: v_cndmask_b32_e64 v7, 0, -1, s[4:5]
|
|
; GCN-NEXT: v_cmp_eq_u32_e64 s[4:5], v6, v1
|
|
; GCN-NEXT: v_cndmask_b32_e64 v6, v8, v7, s[4:5]
|
|
; GCN-NEXT: v_add_i32_e64 v7, s[4:5], 2, v3
|
|
; GCN-NEXT: v_addc_u32_e64 v8, s[4:5], 0, 0, s[4:5]
|
|
; GCN-NEXT: v_add_i32_e64 v9, s[4:5], 1, v3
|
|
; GCN-NEXT: v_addc_u32_e64 v10, s[4:5], 0, 0, s[4:5]
|
|
; GCN-NEXT: v_subb_u32_e32 v4, vcc, 0, v4, vcc
|
|
; GCN-NEXT: v_cmp_ne_u32_e64 s[4:5], 0, v6
|
|
; GCN-NEXT: v_cmp_ge_u32_e32 vcc, v4, v1
|
|
; GCN-NEXT: v_cndmask_b32_e64 v6, v10, v8, s[4:5]
|
|
; GCN-NEXT: v_cndmask_b32_e64 v8, 0, -1, vcc
|
|
; GCN-NEXT: v_cmp_ge_u32_e32 vcc, v5, v0
|
|
; GCN-NEXT: v_cndmask_b32_e64 v0, 0, -1, vcc
|
|
; GCN-NEXT: v_cmp_eq_u32_e32 vcc, v4, v1
|
|
; GCN-NEXT: v_cndmask_b32_e32 v0, v8, v0, vcc
|
|
; GCN-NEXT: v_cmp_ne_u32_e32 vcc, 0, v0
|
|
; GCN-NEXT: v_cndmask_b32_e64 v1, v9, v7, s[4:5]
|
|
; GCN-NEXT: v_cndmask_b32_e32 v0, 0, v6, vcc
|
|
; GCN-NEXT: v_cndmask_b32_e32 v1, v3, v1, vcc
|
|
; GCN-NEXT: v_xor_b32_e32 v3, v0, v2
|
|
; GCN-NEXT: v_xor_b32_e32 v0, v1, v2
|
|
; GCN-NEXT: v_sub_i32_e32 v0, vcc, v0, v2
|
|
; GCN-NEXT: v_subb_u32_e32 v1, vcc, v3, v2, vcc
|
|
; GCN-NEXT: s_setpc_b64 s[30:31]
|
|
;
|
|
; GCN-IR-LABEL: v_test_sdiv_k_num_i64:
|
|
; GCN-IR: ; %bb.0: ; %_udiv-special-cases
|
|
; GCN-IR-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
|
|
; GCN-IR-NEXT: v_ashrrev_i32_e32 v2, 31, v1
|
|
; GCN-IR-NEXT: v_xor_b32_e32 v0, v2, v0
|
|
; GCN-IR-NEXT: v_xor_b32_e32 v1, v2, v1
|
|
; GCN-IR-NEXT: v_sub_i32_e32 v0, vcc, v0, v2
|
|
; GCN-IR-NEXT: v_subb_u32_e32 v1, vcc, v1, v2, vcc
|
|
; GCN-IR-NEXT: v_ffbh_u32_e32 v4, v0
|
|
; GCN-IR-NEXT: v_add_i32_e32 v4, vcc, 32, v4
|
|
; GCN-IR-NEXT: v_ffbh_u32_e32 v5, v1
|
|
; GCN-IR-NEXT: v_min_u32_e32 v8, v4, v5
|
|
; GCN-IR-NEXT: s_movk_i32 s6, 0xffc5
|
|
; GCN-IR-NEXT: v_add_i32_e32 v5, vcc, s6, v8
|
|
; GCN-IR-NEXT: v_addc_u32_e64 v6, s[6:7], 0, -1, vcc
|
|
; GCN-IR-NEXT: v_cmp_eq_u64_e64 s[4:5], 0, v[0:1]
|
|
; GCN-IR-NEXT: v_cmp_lt_u64_e32 vcc, 63, v[5:6]
|
|
; GCN-IR-NEXT: v_cmp_ne_u64_e64 s[6:7], 63, v[5:6]
|
|
; GCN-IR-NEXT: s_or_b64 s[4:5], s[4:5], vcc
|
|
; GCN-IR-NEXT: v_cndmask_b32_e64 v7, 24, 0, s[4:5]
|
|
; GCN-IR-NEXT: s_xor_b64 s[4:5], s[4:5], -1
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v3, v2
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v4, 0
|
|
; GCN-IR-NEXT: s_and_b64 s[4:5], s[4:5], s[6:7]
|
|
; GCN-IR-NEXT: s_and_saveexec_b64 s[6:7], s[4:5]
|
|
; GCN-IR-NEXT: s_cbranch_execz .LBB11_6
|
|
; GCN-IR-NEXT: ; %bb.1: ; %udiv-bb1
|
|
; GCN-IR-NEXT: v_add_i32_e32 v9, vcc, 1, v5
|
|
; GCN-IR-NEXT: v_addc_u32_e32 v10, vcc, 0, v6, vcc
|
|
; GCN-IR-NEXT: v_sub_i32_e64 v4, s[4:5], 63, v5
|
|
; GCN-IR-NEXT: v_cmp_ne_u64_e32 vcc, 0, v[9:10]
|
|
; GCN-IR-NEXT: v_lshl_b64 v[4:5], 24, v4
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v6, 0
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v7, 0
|
|
; GCN-IR-NEXT: s_and_saveexec_b64 s[4:5], vcc
|
|
; GCN-IR-NEXT: s_xor_b64 s[8:9], exec, s[4:5]
|
|
; GCN-IR-NEXT: s_cbranch_execz .LBB11_5
|
|
; GCN-IR-NEXT: ; %bb.2: ; %udiv-preheader
|
|
; GCN-IR-NEXT: v_add_i32_e32 v14, vcc, -1, v0
|
|
; GCN-IR-NEXT: v_addc_u32_e32 v15, vcc, -1, v1, vcc
|
|
; GCN-IR-NEXT: v_lshr_b64 v[10:11], 24, v9
|
|
; GCN-IR-NEXT: v_sub_i32_e32 v8, vcc, 58, v8
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v12, 0
|
|
; GCN-IR-NEXT: v_subb_u32_e64 v9, s[4:5], 0, 0, vcc
|
|
; GCN-IR-NEXT: s_mov_b64 s[10:11], 0
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v13, 0
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v7, 0
|
|
; GCN-IR-NEXT: .LBB11_3: ; %udiv-do-while
|
|
; GCN-IR-NEXT: ; =>This Inner Loop Header: Depth=1
|
|
; GCN-IR-NEXT: v_lshl_b64 v[10:11], v[10:11], 1
|
|
; GCN-IR-NEXT: v_lshrrev_b32_e32 v6, 31, v5
|
|
; GCN-IR-NEXT: v_or_b32_e32 v10, v10, v6
|
|
; GCN-IR-NEXT: v_lshl_b64 v[4:5], v[4:5], 1
|
|
; GCN-IR-NEXT: v_sub_i32_e32 v6, vcc, v14, v10
|
|
; GCN-IR-NEXT: v_subb_u32_e32 v6, vcc, v15, v11, vcc
|
|
; GCN-IR-NEXT: v_or_b32_e32 v4, v12, v4
|
|
; GCN-IR-NEXT: v_ashrrev_i32_e32 v12, 31, v6
|
|
; GCN-IR-NEXT: v_add_i32_e32 v8, vcc, 1, v8
|
|
; GCN-IR-NEXT: v_or_b32_e32 v5, v13, v5
|
|
; GCN-IR-NEXT: v_and_b32_e32 v6, 1, v12
|
|
; GCN-IR-NEXT: v_and_b32_e32 v13, v12, v1
|
|
; GCN-IR-NEXT: v_and_b32_e32 v12, v12, v0
|
|
; GCN-IR-NEXT: v_addc_u32_e32 v9, vcc, 0, v9, vcc
|
|
; GCN-IR-NEXT: v_cmp_eq_u64_e32 vcc, 0, v[8:9]
|
|
; GCN-IR-NEXT: v_sub_i32_e64 v10, s[4:5], v10, v12
|
|
; GCN-IR-NEXT: v_subb_u32_e64 v11, s[4:5], v11, v13, s[4:5]
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v13, v7
|
|
; GCN-IR-NEXT: s_or_b64 s[10:11], vcc, s[10:11]
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v12, v6
|
|
; GCN-IR-NEXT: s_andn2_b64 exec, exec, s[10:11]
|
|
; GCN-IR-NEXT: s_cbranch_execnz .LBB11_3
|
|
; GCN-IR-NEXT: ; %bb.4: ; %Flow
|
|
; GCN-IR-NEXT: s_or_b64 exec, exec, s[10:11]
|
|
; GCN-IR-NEXT: .LBB11_5: ; %Flow3
|
|
; GCN-IR-NEXT: s_or_b64 exec, exec, s[8:9]
|
|
; GCN-IR-NEXT: v_lshl_b64 v[0:1], v[4:5], 1
|
|
; GCN-IR-NEXT: v_or_b32_e32 v4, v7, v1
|
|
; GCN-IR-NEXT: v_or_b32_e32 v7, v6, v0
|
|
; GCN-IR-NEXT: .LBB11_6: ; %Flow4
|
|
; GCN-IR-NEXT: s_or_b64 exec, exec, s[6:7]
|
|
; GCN-IR-NEXT: v_xor_b32_e32 v0, v7, v2
|
|
; GCN-IR-NEXT: v_xor_b32_e32 v1, v4, v3
|
|
; GCN-IR-NEXT: v_sub_i32_e32 v0, vcc, v0, v2
|
|
; GCN-IR-NEXT: v_subb_u32_e32 v1, vcc, v1, v3, vcc
|
|
; GCN-IR-NEXT: s_setpc_b64 s[30:31]
|
|
%result = sdiv i64 24, %x
|
|
ret i64 %result
|
|
}
|
|
|
|
define i64 @v_test_sdiv_pow2_k_num_i64(i64 %x) {
|
|
; GCN-LABEL: v_test_sdiv_pow2_k_num_i64:
|
|
; GCN: ; %bb.0:
|
|
; GCN-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
|
|
; GCN-NEXT: v_ashrrev_i32_e32 v2, 31, v1
|
|
; GCN-NEXT: v_add_i32_e32 v0, vcc, v0, v2
|
|
; GCN-NEXT: v_addc_u32_e32 v1, vcc, v1, v2, vcc
|
|
; GCN-NEXT: v_xor_b32_e32 v1, v1, v2
|
|
; GCN-NEXT: v_xor_b32_e32 v0, v0, v2
|
|
; GCN-NEXT: v_cvt_f32_u32_e32 v3, v0
|
|
; GCN-NEXT: v_cvt_f32_u32_e32 v4, v1
|
|
; GCN-NEXT: v_sub_i32_e32 v5, vcc, 0, v0
|
|
; GCN-NEXT: v_subb_u32_e32 v6, vcc, 0, v1, vcc
|
|
; GCN-NEXT: v_mac_f32_e32 v3, 0x4f800000, v4
|
|
; GCN-NEXT: v_rcp_f32_e32 v3, v3
|
|
; GCN-NEXT: v_mul_f32_e32 v3, 0x5f7ffffc, v3
|
|
; GCN-NEXT: v_mul_f32_e32 v4, 0x2f800000, v3
|
|
; GCN-NEXT: v_trunc_f32_e32 v4, v4
|
|
; GCN-NEXT: v_mac_f32_e32 v3, 0xcf800000, v4
|
|
; GCN-NEXT: v_cvt_u32_f32_e32 v3, v3
|
|
; GCN-NEXT: v_cvt_u32_f32_e32 v4, v4
|
|
; GCN-NEXT: v_mul_hi_u32 v7, v5, v3
|
|
; GCN-NEXT: v_mul_lo_u32 v8, v5, v4
|
|
; GCN-NEXT: v_mul_lo_u32 v9, v6, v3
|
|
; GCN-NEXT: v_add_i32_e32 v7, vcc, v7, v8
|
|
; GCN-NEXT: v_mul_lo_u32 v8, v5, v3
|
|
; GCN-NEXT: v_add_i32_e32 v7, vcc, v7, v9
|
|
; GCN-NEXT: v_mul_lo_u32 v9, v3, v7
|
|
; GCN-NEXT: v_mul_hi_u32 v10, v3, v8
|
|
; GCN-NEXT: v_mul_hi_u32 v11, v3, v7
|
|
; GCN-NEXT: v_mul_hi_u32 v12, v4, v7
|
|
; GCN-NEXT: v_mul_lo_u32 v7, v4, v7
|
|
; GCN-NEXT: v_add_i32_e32 v9, vcc, v10, v9
|
|
; GCN-NEXT: v_addc_u32_e32 v10, vcc, 0, v11, vcc
|
|
; GCN-NEXT: v_mul_lo_u32 v11, v4, v8
|
|
; GCN-NEXT: v_mul_hi_u32 v8, v4, v8
|
|
; GCN-NEXT: v_add_i32_e32 v9, vcc, v9, v11
|
|
; GCN-NEXT: v_addc_u32_e32 v8, vcc, v10, v8, vcc
|
|
; GCN-NEXT: v_addc_u32_e32 v9, vcc, 0, v12, vcc
|
|
; GCN-NEXT: v_add_i32_e32 v7, vcc, v8, v7
|
|
; GCN-NEXT: v_addc_u32_e32 v8, vcc, 0, v9, vcc
|
|
; GCN-NEXT: v_add_i32_e32 v3, vcc, v3, v7
|
|
; GCN-NEXT: v_addc_u32_e32 v4, vcc, v4, v8, vcc
|
|
; GCN-NEXT: v_mul_lo_u32 v7, v5, v4
|
|
; GCN-NEXT: v_mul_hi_u32 v8, v5, v3
|
|
; GCN-NEXT: v_mul_lo_u32 v6, v6, v3
|
|
; GCN-NEXT: v_mul_lo_u32 v5, v5, v3
|
|
; GCN-NEXT: v_add_i32_e32 v7, vcc, v8, v7
|
|
; GCN-NEXT: v_add_i32_e32 v6, vcc, v7, v6
|
|
; GCN-NEXT: v_mul_lo_u32 v9, v3, v6
|
|
; GCN-NEXT: v_mul_hi_u32 v10, v3, v5
|
|
; GCN-NEXT: v_mul_hi_u32 v11, v3, v6
|
|
; GCN-NEXT: v_mul_hi_u32 v8, v4, v5
|
|
; GCN-NEXT: v_mul_lo_u32 v5, v4, v5
|
|
; GCN-NEXT: v_mul_hi_u32 v7, v4, v6
|
|
; GCN-NEXT: v_add_i32_e32 v9, vcc, v10, v9
|
|
; GCN-NEXT: v_addc_u32_e32 v10, vcc, 0, v11, vcc
|
|
; GCN-NEXT: v_mul_lo_u32 v6, v4, v6
|
|
; GCN-NEXT: v_add_i32_e32 v5, vcc, v9, v5
|
|
; GCN-NEXT: v_addc_u32_e32 v5, vcc, v10, v8, vcc
|
|
; GCN-NEXT: v_addc_u32_e32 v7, vcc, 0, v7, vcc
|
|
; GCN-NEXT: v_add_i32_e32 v5, vcc, v5, v6
|
|
; GCN-NEXT: v_addc_u32_e32 v6, vcc, 0, v7, vcc
|
|
; GCN-NEXT: v_add_i32_e32 v3, vcc, v3, v5
|
|
; GCN-NEXT: v_addc_u32_e32 v3, vcc, v4, v6, vcc
|
|
; GCN-NEXT: v_lshrrev_b32_e32 v3, 17, v3
|
|
; GCN-NEXT: v_mul_lo_u32 v4, v1, v3
|
|
; GCN-NEXT: v_mul_hi_u32 v5, v0, v3
|
|
; GCN-NEXT: v_add_i32_e32 v4, vcc, v5, v4
|
|
; GCN-NEXT: v_mul_lo_u32 v5, v0, v3
|
|
; GCN-NEXT: v_sub_i32_e32 v6, vcc, 0, v4
|
|
; GCN-NEXT: v_sub_i32_e32 v5, vcc, 0x8000, v5
|
|
; GCN-NEXT: v_subb_u32_e64 v6, s[4:5], v6, v1, vcc
|
|
; GCN-NEXT: v_sub_i32_e64 v7, s[4:5], v5, v0
|
|
; GCN-NEXT: v_subbrev_u32_e64 v6, s[4:5], 0, v6, s[4:5]
|
|
; GCN-NEXT: v_cmp_ge_u32_e64 s[4:5], v6, v1
|
|
; GCN-NEXT: v_cndmask_b32_e64 v8, 0, -1, s[4:5]
|
|
; GCN-NEXT: v_cmp_ge_u32_e64 s[4:5], v7, v0
|
|
; GCN-NEXT: v_cndmask_b32_e64 v7, 0, -1, s[4:5]
|
|
; GCN-NEXT: v_cmp_eq_u32_e64 s[4:5], v6, v1
|
|
; GCN-NEXT: v_cndmask_b32_e64 v6, v8, v7, s[4:5]
|
|
; GCN-NEXT: v_add_i32_e64 v7, s[4:5], 2, v3
|
|
; GCN-NEXT: v_addc_u32_e64 v8, s[4:5], 0, 0, s[4:5]
|
|
; GCN-NEXT: v_add_i32_e64 v9, s[4:5], 1, v3
|
|
; GCN-NEXT: v_addc_u32_e64 v10, s[4:5], 0, 0, s[4:5]
|
|
; GCN-NEXT: v_subb_u32_e32 v4, vcc, 0, v4, vcc
|
|
; GCN-NEXT: v_cmp_ne_u32_e64 s[4:5], 0, v6
|
|
; GCN-NEXT: v_cmp_ge_u32_e32 vcc, v4, v1
|
|
; GCN-NEXT: v_cndmask_b32_e64 v6, v10, v8, s[4:5]
|
|
; GCN-NEXT: v_cndmask_b32_e64 v8, 0, -1, vcc
|
|
; GCN-NEXT: v_cmp_ge_u32_e32 vcc, v5, v0
|
|
; GCN-NEXT: v_cndmask_b32_e64 v0, 0, -1, vcc
|
|
; GCN-NEXT: v_cmp_eq_u32_e32 vcc, v4, v1
|
|
; GCN-NEXT: v_cndmask_b32_e32 v0, v8, v0, vcc
|
|
; GCN-NEXT: v_cmp_ne_u32_e32 vcc, 0, v0
|
|
; GCN-NEXT: v_cndmask_b32_e64 v1, v9, v7, s[4:5]
|
|
; GCN-NEXT: v_cndmask_b32_e32 v0, 0, v6, vcc
|
|
; GCN-NEXT: v_cndmask_b32_e32 v1, v3, v1, vcc
|
|
; GCN-NEXT: v_xor_b32_e32 v3, v0, v2
|
|
; GCN-NEXT: v_xor_b32_e32 v0, v1, v2
|
|
; GCN-NEXT: v_sub_i32_e32 v0, vcc, v0, v2
|
|
; GCN-NEXT: v_subb_u32_e32 v1, vcc, v3, v2, vcc
|
|
; GCN-NEXT: s_setpc_b64 s[30:31]
|
|
;
|
|
; GCN-IR-LABEL: v_test_sdiv_pow2_k_num_i64:
|
|
; GCN-IR: ; %bb.0: ; %_udiv-special-cases
|
|
; GCN-IR-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
|
|
; GCN-IR-NEXT: v_ashrrev_i32_e32 v2, 31, v1
|
|
; GCN-IR-NEXT: v_xor_b32_e32 v0, v2, v0
|
|
; GCN-IR-NEXT: v_xor_b32_e32 v1, v2, v1
|
|
; GCN-IR-NEXT: v_sub_i32_e32 v0, vcc, v0, v2
|
|
; GCN-IR-NEXT: v_subb_u32_e32 v1, vcc, v1, v2, vcc
|
|
; GCN-IR-NEXT: v_ffbh_u32_e32 v4, v0
|
|
; GCN-IR-NEXT: v_add_i32_e32 v4, vcc, 32, v4
|
|
; GCN-IR-NEXT: v_ffbh_u32_e32 v5, v1
|
|
; GCN-IR-NEXT: v_min_u32_e32 v8, v4, v5
|
|
; GCN-IR-NEXT: s_movk_i32 s6, 0xffd0
|
|
; GCN-IR-NEXT: v_add_i32_e32 v5, vcc, s6, v8
|
|
; GCN-IR-NEXT: v_addc_u32_e64 v6, s[6:7], 0, -1, vcc
|
|
; GCN-IR-NEXT: v_cmp_eq_u64_e64 s[4:5], 0, v[0:1]
|
|
; GCN-IR-NEXT: v_cmp_lt_u64_e32 vcc, 63, v[5:6]
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v7, 0x8000
|
|
; GCN-IR-NEXT: s_or_b64 s[4:5], s[4:5], vcc
|
|
; GCN-IR-NEXT: v_cmp_ne_u64_e32 vcc, 63, v[5:6]
|
|
; GCN-IR-NEXT: v_cndmask_b32_e64 v7, v7, 0, s[4:5]
|
|
; GCN-IR-NEXT: s_xor_b64 s[4:5], s[4:5], -1
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v3, v2
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v4, 0
|
|
; GCN-IR-NEXT: s_mov_b64 s[8:9], 0x8000
|
|
; GCN-IR-NEXT: s_and_b64 s[4:5], s[4:5], vcc
|
|
; GCN-IR-NEXT: s_and_saveexec_b64 s[6:7], s[4:5]
|
|
; GCN-IR-NEXT: s_cbranch_execz .LBB12_6
|
|
; GCN-IR-NEXT: ; %bb.1: ; %udiv-bb1
|
|
; GCN-IR-NEXT: v_add_i32_e32 v9, vcc, 1, v5
|
|
; GCN-IR-NEXT: v_addc_u32_e32 v10, vcc, 0, v6, vcc
|
|
; GCN-IR-NEXT: v_sub_i32_e64 v4, s[4:5], 63, v5
|
|
; GCN-IR-NEXT: v_cmp_ne_u64_e32 vcc, 0, v[9:10]
|
|
; GCN-IR-NEXT: v_lshl_b64 v[4:5], s[8:9], v4
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v6, 0
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v7, 0
|
|
; GCN-IR-NEXT: s_and_saveexec_b64 s[4:5], vcc
|
|
; GCN-IR-NEXT: s_xor_b64 s[8:9], exec, s[4:5]
|
|
; GCN-IR-NEXT: s_cbranch_execz .LBB12_5
|
|
; GCN-IR-NEXT: ; %bb.2: ; %udiv-preheader
|
|
; GCN-IR-NEXT: v_add_i32_e32 v14, vcc, -1, v0
|
|
; GCN-IR-NEXT: s_mov_b64 s[4:5], 0x8000
|
|
; GCN-IR-NEXT: v_addc_u32_e32 v15, vcc, -1, v1, vcc
|
|
; GCN-IR-NEXT: v_lshr_b64 v[10:11], s[4:5], v9
|
|
; GCN-IR-NEXT: v_sub_i32_e32 v8, vcc, 47, v8
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v12, 0
|
|
; GCN-IR-NEXT: v_subb_u32_e64 v9, s[4:5], 0, 0, vcc
|
|
; GCN-IR-NEXT: s_mov_b64 s[10:11], 0
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v13, 0
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v7, 0
|
|
; GCN-IR-NEXT: .LBB12_3: ; %udiv-do-while
|
|
; GCN-IR-NEXT: ; =>This Inner Loop Header: Depth=1
|
|
; GCN-IR-NEXT: v_lshl_b64 v[10:11], v[10:11], 1
|
|
; GCN-IR-NEXT: v_lshrrev_b32_e32 v6, 31, v5
|
|
; GCN-IR-NEXT: v_or_b32_e32 v10, v10, v6
|
|
; GCN-IR-NEXT: v_lshl_b64 v[4:5], v[4:5], 1
|
|
; GCN-IR-NEXT: v_sub_i32_e32 v6, vcc, v14, v10
|
|
; GCN-IR-NEXT: v_subb_u32_e32 v6, vcc, v15, v11, vcc
|
|
; GCN-IR-NEXT: v_or_b32_e32 v4, v12, v4
|
|
; GCN-IR-NEXT: v_ashrrev_i32_e32 v12, 31, v6
|
|
; GCN-IR-NEXT: v_add_i32_e32 v8, vcc, 1, v8
|
|
; GCN-IR-NEXT: v_or_b32_e32 v5, v13, v5
|
|
; GCN-IR-NEXT: v_and_b32_e32 v6, 1, v12
|
|
; GCN-IR-NEXT: v_and_b32_e32 v13, v12, v1
|
|
; GCN-IR-NEXT: v_and_b32_e32 v12, v12, v0
|
|
; GCN-IR-NEXT: v_addc_u32_e32 v9, vcc, 0, v9, vcc
|
|
; GCN-IR-NEXT: v_cmp_eq_u64_e32 vcc, 0, v[8:9]
|
|
; GCN-IR-NEXT: v_sub_i32_e64 v10, s[4:5], v10, v12
|
|
; GCN-IR-NEXT: v_subb_u32_e64 v11, s[4:5], v11, v13, s[4:5]
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v13, v7
|
|
; GCN-IR-NEXT: s_or_b64 s[10:11], vcc, s[10:11]
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v12, v6
|
|
; GCN-IR-NEXT: s_andn2_b64 exec, exec, s[10:11]
|
|
; GCN-IR-NEXT: s_cbranch_execnz .LBB12_3
|
|
; GCN-IR-NEXT: ; %bb.4: ; %Flow
|
|
; GCN-IR-NEXT: s_or_b64 exec, exec, s[10:11]
|
|
; GCN-IR-NEXT: .LBB12_5: ; %Flow3
|
|
; GCN-IR-NEXT: s_or_b64 exec, exec, s[8:9]
|
|
; GCN-IR-NEXT: v_lshl_b64 v[0:1], v[4:5], 1
|
|
; GCN-IR-NEXT: v_or_b32_e32 v4, v7, v1
|
|
; GCN-IR-NEXT: v_or_b32_e32 v7, v6, v0
|
|
; GCN-IR-NEXT: .LBB12_6: ; %Flow4
|
|
; GCN-IR-NEXT: s_or_b64 exec, exec, s[6:7]
|
|
; GCN-IR-NEXT: v_xor_b32_e32 v0, v7, v2
|
|
; GCN-IR-NEXT: v_xor_b32_e32 v1, v4, v3
|
|
; GCN-IR-NEXT: v_sub_i32_e32 v0, vcc, v0, v2
|
|
; GCN-IR-NEXT: v_subb_u32_e32 v1, vcc, v1, v3, vcc
|
|
; GCN-IR-NEXT: s_setpc_b64 s[30:31]
|
|
%result = sdiv i64 32768, %x
|
|
ret i64 %result
|
|
}
|
|
|
|
define i64 @v_test_sdiv_pow2_k_den_i64(i64 %x) {
|
|
; GCN-LABEL: v_test_sdiv_pow2_k_den_i64:
|
|
; GCN: ; %bb.0:
|
|
; GCN-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
|
|
; GCN-NEXT: v_ashrrev_i32_e32 v2, 31, v1
|
|
; GCN-NEXT: v_lshrrev_b32_e32 v2, 17, v2
|
|
; GCN-NEXT: v_add_i32_e32 v0, vcc, v0, v2
|
|
; GCN-NEXT: v_addc_u32_e32 v1, vcc, 0, v1, vcc
|
|
; GCN-NEXT: v_ashr_i64 v[0:1], v[0:1], 15
|
|
; GCN-NEXT: s_setpc_b64 s[30:31]
|
|
;
|
|
; GCN-IR-LABEL: v_test_sdiv_pow2_k_den_i64:
|
|
; GCN-IR: ; %bb.0: ; %_udiv-special-cases
|
|
; GCN-IR-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
|
|
; GCN-IR-NEXT: v_ashrrev_i32_e32 v2, 31, v1
|
|
; GCN-IR-NEXT: v_xor_b32_e32 v0, v2, v0
|
|
; GCN-IR-NEXT: v_xor_b32_e32 v1, v2, v1
|
|
; GCN-IR-NEXT: v_sub_i32_e32 v7, vcc, v0, v2
|
|
; GCN-IR-NEXT: v_subb_u32_e32 v8, vcc, v1, v2, vcc
|
|
; GCN-IR-NEXT: v_ffbh_u32_e32 v0, v7
|
|
; GCN-IR-NEXT: v_add_i32_e64 v0, s[4:5], 32, v0
|
|
; GCN-IR-NEXT: v_ffbh_u32_e32 v1, v8
|
|
; GCN-IR-NEXT: v_min_u32_e32 v0, v0, v1
|
|
; GCN-IR-NEXT: v_sub_i32_e64 v3, s[4:5], 48, v0
|
|
; GCN-IR-NEXT: v_subb_u32_e64 v4, s[4:5], 0, 0, s[4:5]
|
|
; GCN-IR-NEXT: v_cmp_eq_u64_e32 vcc, 0, v[7:8]
|
|
; GCN-IR-NEXT: v_cmp_lt_u64_e64 s[4:5], 63, v[3:4]
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v1, v2
|
|
; GCN-IR-NEXT: s_or_b64 s[4:5], vcc, s[4:5]
|
|
; GCN-IR-NEXT: v_cmp_ne_u64_e32 vcc, 63, v[3:4]
|
|
; GCN-IR-NEXT: s_xor_b64 s[6:7], s[4:5], -1
|
|
; GCN-IR-NEXT: v_cndmask_b32_e64 v6, v8, 0, s[4:5]
|
|
; GCN-IR-NEXT: v_cndmask_b32_e64 v5, v7, 0, s[4:5]
|
|
; GCN-IR-NEXT: s_and_b64 s[4:5], s[6:7], vcc
|
|
; GCN-IR-NEXT: s_and_saveexec_b64 s[6:7], s[4:5]
|
|
; GCN-IR-NEXT: s_cbranch_execz .LBB13_6
|
|
; GCN-IR-NEXT: ; %bb.1: ; %udiv-bb1
|
|
; GCN-IR-NEXT: v_add_i32_e32 v9, vcc, 1, v3
|
|
; GCN-IR-NEXT: v_addc_u32_e32 v10, vcc, 0, v4, vcc
|
|
; GCN-IR-NEXT: v_sub_i32_e64 v3, s[4:5], 63, v3
|
|
; GCN-IR-NEXT: v_cmp_ne_u64_e32 vcc, 0, v[9:10]
|
|
; GCN-IR-NEXT: v_lshl_b64 v[3:4], v[7:8], v3
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v5, 0
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v6, 0
|
|
; GCN-IR-NEXT: s_and_saveexec_b64 s[4:5], vcc
|
|
; GCN-IR-NEXT: s_xor_b64 s[8:9], exec, s[4:5]
|
|
; GCN-IR-NEXT: s_cbranch_execz .LBB13_5
|
|
; GCN-IR-NEXT: ; %bb.2: ; %udiv-preheader
|
|
; GCN-IR-NEXT: v_lshr_b64 v[9:10], v[7:8], v9
|
|
; GCN-IR-NEXT: v_add_i32_e32 v7, vcc, 0xffffffcf, v0
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v11, 0
|
|
; GCN-IR-NEXT: v_addc_u32_e64 v8, s[4:5], 0, -1, vcc
|
|
; GCN-IR-NEXT: s_mov_b64 s[10:11], 0
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v12, 0
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v6, 0
|
|
; GCN-IR-NEXT: s_movk_i32 s12, 0x7fff
|
|
; GCN-IR-NEXT: .LBB13_3: ; %udiv-do-while
|
|
; GCN-IR-NEXT: ; =>This Inner Loop Header: Depth=1
|
|
; GCN-IR-NEXT: v_lshl_b64 v[9:10], v[9:10], 1
|
|
; GCN-IR-NEXT: v_lshrrev_b32_e32 v0, 31, v4
|
|
; GCN-IR-NEXT: v_or_b32_e32 v0, v9, v0
|
|
; GCN-IR-NEXT: v_sub_i32_e32 v5, vcc, s12, v0
|
|
; GCN-IR-NEXT: v_subb_u32_e32 v5, vcc, 0, v10, vcc
|
|
; GCN-IR-NEXT: v_add_i32_e32 v7, vcc, 1, v7
|
|
; GCN-IR-NEXT: v_lshl_b64 v[3:4], v[3:4], 1
|
|
; GCN-IR-NEXT: v_ashrrev_i32_e32 v9, 31, v5
|
|
; GCN-IR-NEXT: v_addc_u32_e32 v8, vcc, 0, v8, vcc
|
|
; GCN-IR-NEXT: v_and_b32_e32 v5, 1, v9
|
|
; GCN-IR-NEXT: v_and_b32_e32 v9, 0x8000, v9
|
|
; GCN-IR-NEXT: v_cmp_eq_u64_e32 vcc, 0, v[7:8]
|
|
; GCN-IR-NEXT: v_or_b32_e32 v4, v12, v4
|
|
; GCN-IR-NEXT: v_or_b32_e32 v3, v11, v3
|
|
; GCN-IR-NEXT: v_sub_i32_e64 v9, s[4:5], v0, v9
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v12, v6
|
|
; GCN-IR-NEXT: v_subbrev_u32_e64 v10, s[4:5], 0, v10, s[4:5]
|
|
; GCN-IR-NEXT: s_or_b64 s[10:11], vcc, s[10:11]
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v11, v5
|
|
; GCN-IR-NEXT: s_andn2_b64 exec, exec, s[10:11]
|
|
; GCN-IR-NEXT: s_cbranch_execnz .LBB13_3
|
|
; GCN-IR-NEXT: ; %bb.4: ; %Flow
|
|
; GCN-IR-NEXT: s_or_b64 exec, exec, s[10:11]
|
|
; GCN-IR-NEXT: .LBB13_5: ; %Flow3
|
|
; GCN-IR-NEXT: s_or_b64 exec, exec, s[8:9]
|
|
; GCN-IR-NEXT: v_lshl_b64 v[3:4], v[3:4], 1
|
|
; GCN-IR-NEXT: v_or_b32_e32 v6, v6, v4
|
|
; GCN-IR-NEXT: v_or_b32_e32 v5, v5, v3
|
|
; GCN-IR-NEXT: .LBB13_6: ; %Flow4
|
|
; GCN-IR-NEXT: s_or_b64 exec, exec, s[6:7]
|
|
; GCN-IR-NEXT: v_xor_b32_e32 v0, v5, v2
|
|
; GCN-IR-NEXT: v_xor_b32_e32 v3, v6, v1
|
|
; GCN-IR-NEXT: v_sub_i32_e32 v0, vcc, v0, v2
|
|
; GCN-IR-NEXT: v_subb_u32_e32 v1, vcc, v3, v1, vcc
|
|
; GCN-IR-NEXT: s_setpc_b64 s[30:31]
|
|
%result = sdiv i64 %x, 32768
|
|
ret i64 %result
|
|
}
|
|
|
|
define amdgpu_kernel void @s_test_sdiv24_k_num_i64(i64 addrspace(1)* %out, i64 %x) {
|
|
; GCN-LABEL: s_test_sdiv24_k_num_i64:
|
|
; GCN: ; %bb.0:
|
|
; GCN-NEXT: s_load_dwordx4 s[0:3], s[0:1], 0x9
|
|
; GCN-NEXT: s_mov_b32 s7, 0xf000
|
|
; GCN-NEXT: s_mov_b32 s6, -1
|
|
; GCN-NEXT: s_waitcnt lgkmcnt(0)
|
|
; GCN-NEXT: s_ashr_i64 s[2:3], s[2:3], 40
|
|
; GCN-NEXT: v_cvt_f32_i32_e32 v0, s2
|
|
; GCN-NEXT: s_mov_b32 s3, 0x41c00000
|
|
; GCN-NEXT: s_mov_b32 s4, s0
|
|
; GCN-NEXT: s_ashr_i32 s0, s2, 30
|
|
; GCN-NEXT: v_rcp_iflag_f32_e32 v1, v0
|
|
; GCN-NEXT: s_or_b32 s0, s0, 1
|
|
; GCN-NEXT: v_mov_b32_e32 v3, s0
|
|
; GCN-NEXT: s_mov_b32 s5, s1
|
|
; GCN-NEXT: v_mul_f32_e32 v1, 0x41c00000, v1
|
|
; GCN-NEXT: v_trunc_f32_e32 v1, v1
|
|
; GCN-NEXT: v_mad_f32 v2, -v1, v0, s3
|
|
; GCN-NEXT: v_cvt_i32_f32_e32 v1, v1
|
|
; GCN-NEXT: v_cmp_ge_f32_e64 vcc, |v2|, |v0|
|
|
; GCN-NEXT: v_cndmask_b32_e32 v0, 0, v3, vcc
|
|
; GCN-NEXT: v_add_i32_e32 v0, vcc, v1, v0
|
|
; GCN-NEXT: v_bfe_i32 v0, v0, 0, 24
|
|
; GCN-NEXT: v_ashrrev_i32_e32 v1, 31, v0
|
|
; GCN-NEXT: buffer_store_dwordx2 v[0:1], off, s[4:7], 0
|
|
; GCN-NEXT: s_endpgm
|
|
;
|
|
; GCN-IR-LABEL: s_test_sdiv24_k_num_i64:
|
|
; GCN-IR: ; %bb.0:
|
|
; GCN-IR-NEXT: s_load_dwordx4 s[0:3], s[0:1], 0x9
|
|
; GCN-IR-NEXT: s_mov_b32 s7, 0xf000
|
|
; GCN-IR-NEXT: s_mov_b32 s6, -1
|
|
; GCN-IR-NEXT: s_waitcnt lgkmcnt(0)
|
|
; GCN-IR-NEXT: s_ashr_i64 s[2:3], s[2:3], 40
|
|
; GCN-IR-NEXT: v_cvt_f32_i32_e32 v0, s2
|
|
; GCN-IR-NEXT: s_mov_b32 s3, 0x41c00000
|
|
; GCN-IR-NEXT: s_mov_b32 s4, s0
|
|
; GCN-IR-NEXT: s_ashr_i32 s0, s2, 30
|
|
; GCN-IR-NEXT: v_rcp_iflag_f32_e32 v1, v0
|
|
; GCN-IR-NEXT: s_or_b32 s0, s0, 1
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v3, s0
|
|
; GCN-IR-NEXT: s_mov_b32 s5, s1
|
|
; GCN-IR-NEXT: v_mul_f32_e32 v1, 0x41c00000, v1
|
|
; GCN-IR-NEXT: v_trunc_f32_e32 v1, v1
|
|
; GCN-IR-NEXT: v_mad_f32 v2, -v1, v0, s3
|
|
; GCN-IR-NEXT: v_cvt_i32_f32_e32 v1, v1
|
|
; GCN-IR-NEXT: v_cmp_ge_f32_e64 vcc, |v2|, |v0|
|
|
; GCN-IR-NEXT: v_cndmask_b32_e32 v0, 0, v3, vcc
|
|
; GCN-IR-NEXT: v_add_i32_e32 v0, vcc, v1, v0
|
|
; GCN-IR-NEXT: v_bfe_i32 v0, v0, 0, 24
|
|
; GCN-IR-NEXT: v_ashrrev_i32_e32 v1, 31, v0
|
|
; GCN-IR-NEXT: buffer_store_dwordx2 v[0:1], off, s[4:7], 0
|
|
; GCN-IR-NEXT: s_endpgm
|
|
%x.shr = ashr i64 %x, 40
|
|
%result = sdiv i64 24, %x.shr
|
|
store i64 %result, i64 addrspace(1)* %out
|
|
ret void
|
|
}
|
|
|
|
define amdgpu_kernel void @s_test_sdiv24_k_den_i64(i64 addrspace(1)* %out, i64 %x) {
|
|
; GCN-LABEL: s_test_sdiv24_k_den_i64:
|
|
; GCN: ; %bb.0:
|
|
; GCN-NEXT: s_load_dwordx4 s[0:3], s[0:1], 0x9
|
|
; GCN-NEXT: s_mov_b32 s8, 0x46b6fe00
|
|
; GCN-NEXT: s_mov_b32 s7, 0xf000
|
|
; GCN-NEXT: s_mov_b32 s6, -1
|
|
; GCN-NEXT: s_waitcnt lgkmcnt(0)
|
|
; GCN-NEXT: s_ashr_i64 s[2:3], s[2:3], 40
|
|
; GCN-NEXT: v_cvt_f32_i32_e32 v0, s2
|
|
; GCN-NEXT: s_mov_b32 s4, s0
|
|
; GCN-NEXT: s_ashr_i32 s0, s2, 30
|
|
; GCN-NEXT: s_or_b32 s0, s0, 1
|
|
; GCN-NEXT: v_mul_f32_e32 v1, 0x38331158, v0
|
|
; GCN-NEXT: v_trunc_f32_e32 v1, v1
|
|
; GCN-NEXT: v_mad_f32 v0, -v1, s8, v0
|
|
; GCN-NEXT: v_cvt_i32_f32_e32 v1, v1
|
|
; GCN-NEXT: v_mov_b32_e32 v2, s0
|
|
; GCN-NEXT: v_cmp_ge_f32_e64 vcc, |v0|, s8
|
|
; GCN-NEXT: v_cndmask_b32_e32 v0, 0, v2, vcc
|
|
; GCN-NEXT: v_add_i32_e32 v0, vcc, v0, v1
|
|
; GCN-NEXT: v_bfe_i32 v0, v0, 0, 24
|
|
; GCN-NEXT: s_mov_b32 s5, s1
|
|
; GCN-NEXT: v_ashrrev_i32_e32 v1, 31, v0
|
|
; GCN-NEXT: buffer_store_dwordx2 v[0:1], off, s[4:7], 0
|
|
; GCN-NEXT: s_endpgm
|
|
;
|
|
; GCN-IR-LABEL: s_test_sdiv24_k_den_i64:
|
|
; GCN-IR: ; %bb.0:
|
|
; GCN-IR-NEXT: s_load_dwordx4 s[0:3], s[0:1], 0x9
|
|
; GCN-IR-NEXT: s_mov_b32 s8, 0x46b6fe00
|
|
; GCN-IR-NEXT: s_mov_b32 s7, 0xf000
|
|
; GCN-IR-NEXT: s_mov_b32 s6, -1
|
|
; GCN-IR-NEXT: s_waitcnt lgkmcnt(0)
|
|
; GCN-IR-NEXT: s_ashr_i64 s[2:3], s[2:3], 40
|
|
; GCN-IR-NEXT: v_cvt_f32_i32_e32 v0, s2
|
|
; GCN-IR-NEXT: s_mov_b32 s4, s0
|
|
; GCN-IR-NEXT: s_ashr_i32 s0, s2, 30
|
|
; GCN-IR-NEXT: s_or_b32 s0, s0, 1
|
|
; GCN-IR-NEXT: v_mul_f32_e32 v1, 0x38331158, v0
|
|
; GCN-IR-NEXT: v_trunc_f32_e32 v1, v1
|
|
; GCN-IR-NEXT: v_mad_f32 v0, -v1, s8, v0
|
|
; GCN-IR-NEXT: v_cvt_i32_f32_e32 v1, v1
|
|
; GCN-IR-NEXT: v_mov_b32_e32 v2, s0
|
|
; GCN-IR-NEXT: v_cmp_ge_f32_e64 vcc, |v0|, s8
|
|
; GCN-IR-NEXT: v_cndmask_b32_e32 v0, 0, v2, vcc
|
|
; GCN-IR-NEXT: v_add_i32_e32 v0, vcc, v1, v0
|
|
; GCN-IR-NEXT: v_bfe_i32 v0, v0, 0, 24
|
|
; GCN-IR-NEXT: s_mov_b32 s5, s1
|
|
; GCN-IR-NEXT: v_ashrrev_i32_e32 v1, 31, v0
|
|
; GCN-IR-NEXT: buffer_store_dwordx2 v[0:1], off, s[4:7], 0
|
|
; GCN-IR-NEXT: s_endpgm
|
|
%x.shr = ashr i64 %x, 40
|
|
%result = sdiv i64 %x.shr, 23423
|
|
store i64 %result, i64 addrspace(1)* %out
|
|
ret void
|
|
}
|
|
|
|
define i64 @v_test_sdiv24_k_num_i64(i64 %x) {
|
|
; GCN-LABEL: v_test_sdiv24_k_num_i64:
|
|
; GCN: ; %bb.0:
|
|
; GCN-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
|
|
; GCN-NEXT: v_ashr_i64 v[0:1], v[0:1], 40
|
|
; GCN-NEXT: s_mov_b32 s4, 0x41c00000
|
|
; GCN-NEXT: v_cvt_f32_i32_e32 v1, v0
|
|
; GCN-NEXT: v_ashrrev_i32_e32 v0, 30, v0
|
|
; GCN-NEXT: v_or_b32_e32 v0, 1, v0
|
|
; GCN-NEXT: v_rcp_iflag_f32_e32 v2, v1
|
|
; GCN-NEXT: v_mul_f32_e32 v2, 0x41c00000, v2
|
|
; GCN-NEXT: v_trunc_f32_e32 v2, v2
|
|
; GCN-NEXT: v_mad_f32 v3, -v2, v1, s4
|
|
; GCN-NEXT: v_cvt_i32_f32_e32 v2, v2
|
|
; GCN-NEXT: v_cmp_ge_f32_e64 vcc, |v3|, |v1|
|
|
; GCN-NEXT: v_cndmask_b32_e32 v0, 0, v0, vcc
|
|
; GCN-NEXT: v_add_i32_e32 v0, vcc, v2, v0
|
|
; GCN-NEXT: v_bfe_i32 v0, v0, 0, 24
|
|
; GCN-NEXT: v_ashrrev_i32_e32 v1, 31, v0
|
|
; GCN-NEXT: s_setpc_b64 s[30:31]
|
|
;
|
|
; GCN-IR-LABEL: v_test_sdiv24_k_num_i64:
|
|
; GCN-IR: ; %bb.0:
|
|
; GCN-IR-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
|
|
; GCN-IR-NEXT: v_ashr_i64 v[0:1], v[0:1], 40
|
|
; GCN-IR-NEXT: s_mov_b32 s4, 0x41c00000
|
|
; GCN-IR-NEXT: v_cvt_f32_i32_e32 v1, v0
|
|
; GCN-IR-NEXT: v_ashrrev_i32_e32 v0, 30, v0
|
|
; GCN-IR-NEXT: v_or_b32_e32 v0, 1, v0
|
|
; GCN-IR-NEXT: v_rcp_iflag_f32_e32 v2, v1
|
|
; GCN-IR-NEXT: v_mul_f32_e32 v2, 0x41c00000, v2
|
|
; GCN-IR-NEXT: v_trunc_f32_e32 v2, v2
|
|
; GCN-IR-NEXT: v_mad_f32 v3, -v2, v1, s4
|
|
; GCN-IR-NEXT: v_cvt_i32_f32_e32 v2, v2
|
|
; GCN-IR-NEXT: v_cmp_ge_f32_e64 vcc, |v3|, |v1|
|
|
; GCN-IR-NEXT: v_cndmask_b32_e32 v0, 0, v0, vcc
|
|
; GCN-IR-NEXT: v_add_i32_e32 v0, vcc, v2, v0
|
|
; GCN-IR-NEXT: v_bfe_i32 v0, v0, 0, 24
|
|
; GCN-IR-NEXT: v_ashrrev_i32_e32 v1, 31, v0
|
|
; GCN-IR-NEXT: s_setpc_b64 s[30:31]
|
|
%x.shr = ashr i64 %x, 40
|
|
%result = sdiv i64 24, %x.shr
|
|
ret i64 %result
|
|
}
|
|
|
|
define i64 @v_test_sdiv24_pow2_k_num_i64(i64 %x) {
|
|
; GCN-LABEL: v_test_sdiv24_pow2_k_num_i64:
|
|
; GCN: ; %bb.0:
|
|
; GCN-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
|
|
; GCN-NEXT: v_ashr_i64 v[0:1], v[0:1], 40
|
|
; GCN-NEXT: s_mov_b32 s4, 0x47000000
|
|
; GCN-NEXT: v_cvt_f32_i32_e32 v1, v0
|
|
; GCN-NEXT: v_ashrrev_i32_e32 v0, 30, v0
|
|
; GCN-NEXT: v_or_b32_e32 v0, 1, v0
|
|
; GCN-NEXT: v_rcp_iflag_f32_e32 v2, v1
|
|
; GCN-NEXT: v_mul_f32_e32 v2, 0x47000000, v2
|
|
; GCN-NEXT: v_trunc_f32_e32 v2, v2
|
|
; GCN-NEXT: v_mad_f32 v3, -v2, v1, s4
|
|
; GCN-NEXT: v_cvt_i32_f32_e32 v2, v2
|
|
; GCN-NEXT: v_cmp_ge_f32_e64 vcc, |v3|, |v1|
|
|
; GCN-NEXT: v_cndmask_b32_e32 v0, 0, v0, vcc
|
|
; GCN-NEXT: v_add_i32_e32 v0, vcc, v2, v0
|
|
; GCN-NEXT: v_bfe_i32 v0, v0, 0, 24
|
|
; GCN-NEXT: v_ashrrev_i32_e32 v1, 31, v0
|
|
; GCN-NEXT: s_setpc_b64 s[30:31]
|
|
;
|
|
; GCN-IR-LABEL: v_test_sdiv24_pow2_k_num_i64:
|
|
; GCN-IR: ; %bb.0:
|
|
; GCN-IR-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
|
|
; GCN-IR-NEXT: v_ashr_i64 v[0:1], v[0:1], 40
|
|
; GCN-IR-NEXT: s_mov_b32 s4, 0x47000000
|
|
; GCN-IR-NEXT: v_cvt_f32_i32_e32 v1, v0
|
|
; GCN-IR-NEXT: v_ashrrev_i32_e32 v0, 30, v0
|
|
; GCN-IR-NEXT: v_or_b32_e32 v0, 1, v0
|
|
; GCN-IR-NEXT: v_rcp_iflag_f32_e32 v2, v1
|
|
; GCN-IR-NEXT: v_mul_f32_e32 v2, 0x47000000, v2
|
|
; GCN-IR-NEXT: v_trunc_f32_e32 v2, v2
|
|
; GCN-IR-NEXT: v_mad_f32 v3, -v2, v1, s4
|
|
; GCN-IR-NEXT: v_cvt_i32_f32_e32 v2, v2
|
|
; GCN-IR-NEXT: v_cmp_ge_f32_e64 vcc, |v3|, |v1|
|
|
; GCN-IR-NEXT: v_cndmask_b32_e32 v0, 0, v0, vcc
|
|
; GCN-IR-NEXT: v_add_i32_e32 v0, vcc, v2, v0
|
|
; GCN-IR-NEXT: v_bfe_i32 v0, v0, 0, 24
|
|
; GCN-IR-NEXT: v_ashrrev_i32_e32 v1, 31, v0
|
|
; GCN-IR-NEXT: s_setpc_b64 s[30:31]
|
|
%x.shr = ashr i64 %x, 40
|
|
%result = sdiv i64 32768, %x.shr
|
|
ret i64 %result
|
|
}
|
|
|
|
define i64 @v_test_sdiv24_pow2_k_den_i64(i64 %x) {
|
|
; GCN-LABEL: v_test_sdiv24_pow2_k_den_i64:
|
|
; GCN: ; %bb.0:
|
|
; GCN-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
|
|
; GCN-NEXT: v_ashr_i64 v[0:1], v[0:1], 40
|
|
; GCN-NEXT: v_lshrrev_b32_e32 v2, 17, v1
|
|
; GCN-NEXT: v_add_i32_e32 v0, vcc, v0, v2
|
|
; GCN-NEXT: v_addc_u32_e32 v1, vcc, 0, v1, vcc
|
|
; GCN-NEXT: v_ashr_i64 v[0:1], v[0:1], 15
|
|
; GCN-NEXT: s_setpc_b64 s[30:31]
|
|
;
|
|
; GCN-IR-LABEL: v_test_sdiv24_pow2_k_den_i64:
|
|
; GCN-IR: ; %bb.0:
|
|
; GCN-IR-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
|
|
; GCN-IR-NEXT: v_ashr_i64 v[0:1], v[0:1], 40
|
|
; GCN-IR-NEXT: s_mov_b32 s4, 0x47000000
|
|
; GCN-IR-NEXT: v_cvt_f32_i32_e32 v1, v0
|
|
; GCN-IR-NEXT: v_ashrrev_i32_e32 v0, 30, v0
|
|
; GCN-IR-NEXT: v_or_b32_e32 v0, 1, v0
|
|
; GCN-IR-NEXT: v_mul_f32_e32 v2, 0x38000000, v1
|
|
; GCN-IR-NEXT: v_trunc_f32_e32 v2, v2
|
|
; GCN-IR-NEXT: v_mad_f32 v1, -v2, s4, v1
|
|
; GCN-IR-NEXT: v_cvt_i32_f32_e32 v2, v2
|
|
; GCN-IR-NEXT: v_cmp_ge_f32_e64 vcc, |v1|, s4
|
|
; GCN-IR-NEXT: v_cndmask_b32_e32 v0, 0, v0, vcc
|
|
; GCN-IR-NEXT: v_add_i32_e32 v0, vcc, v2, v0
|
|
; GCN-IR-NEXT: v_bfe_i32 v0, v0, 0, 24
|
|
; GCN-IR-NEXT: v_ashrrev_i32_e32 v1, 31, v0
|
|
; GCN-IR-NEXT: s_setpc_b64 s[30:31]
|
|
%x.shr = ashr i64 %x, 40
|
|
%result = sdiv i64 %x.shr, 32768
|
|
ret i64 %result
|
|
}
|