Files
clang-p2996/llvm/test/CodeGen/Hexagon
Krzysztof Parzyszek f7f7068109 [Hexagon] Add SDAG preprocessing step to expose shifted addressing modes
Transform: (store ch addr (add x (add (shl y c) e)))
       to: (store ch addr (add x (shl (add y d) c))),
where e = (shl d c) for some integer d.
The purpose of this is to enable generation of loads/stores with
shifted addressing mode, i.e. mem(x+y<<#c). For that, the shift
value c must be 0, 1 or 2.

llvm-svn: 273466
2016-06-22 20:08:27 +00:00
..
2015-10-16 20:38:54 +00:00
2016-05-26 19:44:28 +00:00
2016-04-08 18:15:37 +00:00
2015-10-16 20:38:54 +00:00
2015-10-16 20:38:54 +00:00
2015-12-18 20:19:30 +00:00
2015-12-18 20:19:30 +00:00
2015-12-18 20:19:30 +00:00
2016-04-08 18:15:37 +00:00
2015-10-16 20:38:54 +00:00
2015-10-16 20:38:54 +00:00
2015-10-16 19:43:56 +00:00
2016-05-26 19:44:28 +00:00
2015-10-16 20:38:54 +00:00