Files
clang-p2996/llvm/test/CodeGen/AArch64/get_vector_length.ll
Craig Topper c5e6c886aa [VP][SelectionDAG][RISCV] Add get_vector_length intrinsics and generic SelectionDAG support.
The generic implementation is umin(TC, VF * vscale).

Lowering to vsetvli for RISC-V will come in a future patch.

This patch is a pre-requisite to be able to CodeGen vectorized code from
D99750.

Reviewed By: reames, frasercrmck

Differential Revision: https://reviews.llvm.org/D149916
2023-05-26 09:06:38 -07:00

41 lines
1.3 KiB
LLVM

; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py UTC_ARGS: --version 2
; RUN: llc < %s -mtriple=aarch64-linux-gnu -mattr=+sve | FileCheck %s
declare i32 @llvm.experimental.get.vector.length.i16(i16, i32, i1)
declare i32 @llvm.experimental.get.vector.length.i32(i32, i32, i1)
declare i32 @llvm.experimental.get.vector.length.i64(i64, i32, i1)
define i32 @vector_length_i16(i16 zeroext %tc) {
; CHECK-LABEL: vector_length_i16:
; CHECK: // %bb.0:
; CHECK-NEXT: cntd x8
; CHECK-NEXT: cmp w0, w8
; CHECK-NEXT: csel w0, w0, w8, lo
; CHECK-NEXT: ret
%a = call i32 @llvm.experimental.get.vector.length.i16(i16 %tc, i32 2, i1 true)
ret i32 %a
}
define i32 @vector_length_i32(i32 zeroext %tc) {
; CHECK-LABEL: vector_length_i32:
; CHECK: // %bb.0:
; CHECK-NEXT: cntd x8
; CHECK-NEXT: cmp w0, w8
; CHECK-NEXT: csel w0, w0, w8, lo
; CHECK-NEXT: ret
%a = call i32 @llvm.experimental.get.vector.length.i32(i32 %tc, i32 2, i1 true)
ret i32 %a
}
define i32 @vector_length_i64(i64 %tc) {
; CHECK-LABEL: vector_length_i64:
; CHECK: // %bb.0:
; CHECK-NEXT: cntd x8
; CHECK-NEXT: cmp x0, x8
; CHECK-NEXT: csel x0, x0, x8, lo
; CHECK-NEXT: // kill: def $w0 killed $w0 killed $x0
; CHECK-NEXT: ret
%a = call i32 @llvm.experimental.get.vector.length.i64(i64 %tc, i32 2, i1 true)
ret i32 %a
}