Similar to 806761a762.
For IR files without a target triple, -mtriple= specifies the full
target triple while -march= merely sets the architecture part of the
default target triple, leaving a target triple which may not make sense,
e.g. amdgpu-apple-darwin.
Therefore, -march= is error-prone and not recommended for tests without
a target triple. The issue has been benign as we recognize
$unknown-apple-darwin as ELF instead of rejecting it outrightly.
This patch changes AMDGPU tests to not rely on the default
OS/environment components. Tests that need fixes are not changed:
```
LLVM :: CodeGen/AMDGPU/fabs.f64.ll
LLVM :: CodeGen/AMDGPU/fabs.ll
LLVM :: CodeGen/AMDGPU/floor.ll
LLVM :: CodeGen/AMDGPU/fneg-fabs.f64.ll
LLVM :: CodeGen/AMDGPU/fneg-fabs.ll
LLVM :: CodeGen/AMDGPU/r600-infinite-loop-bug-while-reorganizing-vector.ll
LLVM :: CodeGen/AMDGPU/schedule-if-2.ll
```
24 lines
854 B
LLVM
24 lines
854 B
LLVM
; RUN: llc -mtriple=amdgcn -mcpu=verde -verify-machineinstrs < %s | FileCheck -check-prefixes=GCN,MOVREL %s
|
|
; RUN: llc -mtriple=amdgcn -mcpu=tonga -verify-machineinstrs < %s | FileCheck -check-prefixes=GCN,MOVREL %s
|
|
; RUN: llc -mtriple=amdgcn -mcpu=gfx900 -verify-machineinstrs < %s | FileCheck -check-prefixes=GCN,GPRIDX %s
|
|
|
|
; GCN-LABEL: {{^}}main:
|
|
|
|
; MOVREL: s_mov_b32 m0, s0
|
|
; MOVREL-NEXT: v_movreld_b32_e32 v0,
|
|
|
|
; GPRIDX: s_set_gpr_idx_on s0, gpr_idx(DST)
|
|
; GPRIDX-NEXT: v_mov_b32_e32 v0, 1.0
|
|
; GPRIDX-NEXT: s_set_gpr_idx_off
|
|
|
|
; GCN-NEXT: v_mov_b32_e32 v0, v1
|
|
; GCN-NEXT: ; return
|
|
define amdgpu_ps float @main(i32 inreg %arg) #0 {
|
|
main_body:
|
|
%tmp24 = insertelement <16 x float> zeroinitializer, float 1.000000e+00, i32 %arg
|
|
%tmp25 = extractelement <16 x float> %tmp24, i32 1
|
|
ret float %tmp25
|
|
}
|
|
|
|
attributes #0 = { "InitialPSInputAddr"="36983" }
|