This patch is a large number of small changes that should hopefully not affect the generated machine code but are still important to get right so that the machine verifier won't complain about them. The llvm/test/CodeGen/AVR/pseudo/*.mir changes are also necessary because without the liveins the used registers are considered undefined by the machine verifier and it will complain about them. Differential Revision: https://reviews.llvm.org/D97172
26 lines
513 B
YAML
26 lines
513 B
YAML
# RUN: llc -O0 -run-pass=avr-expand-pseudo %s -o - | FileCheck %s
|
|
|
|
# This test checks the expansion of the 16-bit COM pseudo instruction.
|
|
|
|
--- |
|
|
target triple = "avr--"
|
|
define void @test_comwrd() {
|
|
entry:
|
|
ret void
|
|
}
|
|
...
|
|
|
|
---
|
|
name: test_comwrd
|
|
body: |
|
|
bb.0.entry:
|
|
liveins: $r15r14
|
|
|
|
; CHECK-LABEL: test_comwrd
|
|
|
|
; CHECK: $r14 = COMRd $r14, implicit-def dead $sreg
|
|
; CHECK-NEXT: $r15 = COMRd $r15, implicit-def $sreg
|
|
|
|
$r15r14 = COMWRd $r15r14, implicit-def $sreg
|
|
...
|