Add new hasVInstructions() which is currently equivalent. Replace vector uses of hasStdExtZfh/F/D with new vector specific versions. The vector spec no longer requires that the vectors implement the same types as scalar. It only requires that the scalar type is the maximum size the vectors can support. This is currently implemented using the scalar rule we were using before. Add new hasVInstructionsI64() begin using to qualify code that requires i64 vector elements. This is all NFC for now, but we can start using this to better implement D112408 which introduces the Zve extensions. Reviewed By: frasercrmck, eopXD Differential Revision: https://reviews.llvm.org/D112496
168 lines
6.3 KiB
C++
168 lines
6.3 KiB
C++
//===-- RISCVSubtarget.cpp - RISCV Subtarget Information ------------------===//
|
|
//
|
|
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
|
|
// See https://llvm.org/LICENSE.txt for license information.
|
|
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
//
|
|
// This file implements the RISCV specific subclass of TargetSubtargetInfo.
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
#include "RISCVSubtarget.h"
|
|
#include "RISCV.h"
|
|
#include "RISCVCallLowering.h"
|
|
#include "RISCVFrameLowering.h"
|
|
#include "RISCVLegalizerInfo.h"
|
|
#include "RISCVRegisterBankInfo.h"
|
|
#include "RISCVTargetMachine.h"
|
|
#include "llvm/MC/TargetRegistry.h"
|
|
|
|
using namespace llvm;
|
|
|
|
#define DEBUG_TYPE "riscv-subtarget"
|
|
|
|
#define GET_SUBTARGETINFO_TARGET_DESC
|
|
#define GET_SUBTARGETINFO_CTOR
|
|
#include "RISCVGenSubtargetInfo.inc"
|
|
|
|
static cl::opt<unsigned> RVVVectorBitsMax(
|
|
"riscv-v-vector-bits-max",
|
|
cl::desc("Assume V extension vector registers are at most this big, "
|
|
"with zero meaning no maximum size is assumed."),
|
|
cl::init(0), cl::Hidden);
|
|
|
|
static cl::opt<unsigned> RVVVectorBitsMin(
|
|
"riscv-v-vector-bits-min",
|
|
cl::desc("Assume V extension vector registers are at least this big, "
|
|
"with zero meaning no minimum size is assumed."),
|
|
cl::init(0), cl::Hidden);
|
|
|
|
static cl::opt<unsigned> RVVVectorLMULMax(
|
|
"riscv-v-fixed-length-vector-lmul-max",
|
|
cl::desc("The maximum LMUL value to use for fixed length vectors. "
|
|
"Fractional LMUL values are not supported."),
|
|
cl::init(8), cl::Hidden);
|
|
|
|
static cl::opt<unsigned> RVVVectorELENMax(
|
|
"riscv-v-fixed-length-vector-elen-max",
|
|
cl::desc("The maximum ELEN value to use for fixed length vectors."),
|
|
cl::init(64), cl::Hidden);
|
|
|
|
void RISCVSubtarget::anchor() {}
|
|
|
|
RISCVSubtarget &
|
|
RISCVSubtarget::initializeSubtargetDependencies(const Triple &TT, StringRef CPU,
|
|
StringRef TuneCPU, StringRef FS,
|
|
StringRef ABIName) {
|
|
// Determine default and user-specified characteristics
|
|
bool Is64Bit = TT.isArch64Bit();
|
|
if (CPU.empty())
|
|
CPU = Is64Bit ? "generic-rv64" : "generic-rv32";
|
|
if (CPU == "generic")
|
|
report_fatal_error(Twine("CPU 'generic' is not supported. Use ") +
|
|
(Is64Bit ? "generic-rv64" : "generic-rv32"));
|
|
|
|
if (TuneCPU.empty())
|
|
TuneCPU = CPU;
|
|
|
|
ParseSubtargetFeatures(CPU, TuneCPU, FS);
|
|
if (Is64Bit) {
|
|
XLenVT = MVT::i64;
|
|
XLen = 64;
|
|
}
|
|
|
|
TargetABI = RISCVABI::computeTargetABI(TT, getFeatureBits(), ABIName);
|
|
RISCVFeatures::validate(TT, getFeatureBits());
|
|
return *this;
|
|
}
|
|
|
|
RISCVSubtarget::RISCVSubtarget(const Triple &TT, StringRef CPU,
|
|
StringRef TuneCPU, StringRef FS,
|
|
StringRef ABIName, const TargetMachine &TM)
|
|
: RISCVGenSubtargetInfo(TT, CPU, TuneCPU, FS),
|
|
UserReservedRegister(RISCV::NUM_TARGET_REGS),
|
|
FrameLowering(initializeSubtargetDependencies(TT, CPU, TuneCPU, FS, ABIName)),
|
|
InstrInfo(*this), RegInfo(getHwMode()), TLInfo(TM, *this) {
|
|
CallLoweringInfo.reset(new RISCVCallLowering(*getTargetLowering()));
|
|
Legalizer.reset(new RISCVLegalizerInfo(*this));
|
|
|
|
auto *RBI = new RISCVRegisterBankInfo(*getRegisterInfo());
|
|
RegBankInfo.reset(RBI);
|
|
InstSelector.reset(createRISCVInstructionSelector(
|
|
*static_cast<const RISCVTargetMachine *>(&TM), *this, *RBI));
|
|
}
|
|
|
|
const CallLowering *RISCVSubtarget::getCallLowering() const {
|
|
return CallLoweringInfo.get();
|
|
}
|
|
|
|
InstructionSelector *RISCVSubtarget::getInstructionSelector() const {
|
|
return InstSelector.get();
|
|
}
|
|
|
|
const LegalizerInfo *RISCVSubtarget::getLegalizerInfo() const {
|
|
return Legalizer.get();
|
|
}
|
|
|
|
const RegisterBankInfo *RISCVSubtarget::getRegBankInfo() const {
|
|
return RegBankInfo.get();
|
|
}
|
|
|
|
unsigned RISCVSubtarget::getMaxRVVVectorSizeInBits() const {
|
|
assert(hasVInstructions() &&
|
|
"Tried to get vector length without Zve or V extension support!");
|
|
if (RVVVectorBitsMax == 0)
|
|
return 0;
|
|
assert(RVVVectorBitsMax >= 128 && RVVVectorBitsMax <= 65536 &&
|
|
isPowerOf2_32(RVVVectorBitsMax) &&
|
|
"V extension requires vector length to be in the range of 128 to "
|
|
"65536 and a power of 2!");
|
|
assert(RVVVectorBitsMax >= RVVVectorBitsMin &&
|
|
"Minimum V extension vector length should not be larger than its "
|
|
"maximum!");
|
|
unsigned Max = std::max(RVVVectorBitsMin, RVVVectorBitsMax);
|
|
return PowerOf2Floor((Max < 128 || Max > 65536) ? 0 : Max);
|
|
}
|
|
|
|
unsigned RISCVSubtarget::getMinRVVVectorSizeInBits() const {
|
|
assert(hasVInstructions() &&
|
|
"Tried to get vector length without Zve or V extension support!");
|
|
assert((RVVVectorBitsMin == 0 ||
|
|
(RVVVectorBitsMin >= 128 && RVVVectorBitsMax <= 65536 &&
|
|
isPowerOf2_32(RVVVectorBitsMin))) &&
|
|
"V extension requires vector length to be in the range of 128 to "
|
|
"65536 and a power of 2!");
|
|
assert((RVVVectorBitsMax >= RVVVectorBitsMin || RVVVectorBitsMax == 0) &&
|
|
"Minimum V extension vector length should not be larger than its "
|
|
"maximum!");
|
|
unsigned Min = RVVVectorBitsMin;
|
|
if (RVVVectorBitsMax != 0)
|
|
Min = std::min(RVVVectorBitsMin, RVVVectorBitsMax);
|
|
return PowerOf2Floor((Min < 128 || Min > 65536) ? 0 : Min);
|
|
}
|
|
|
|
unsigned RISCVSubtarget::getMaxLMULForFixedLengthVectors() const {
|
|
assert(hasVInstructions() &&
|
|
"Tried to get vector length without Zve or V extension support!");
|
|
assert(RVVVectorLMULMax <= 8 && isPowerOf2_32(RVVVectorLMULMax) &&
|
|
"V extension requires a LMUL to be at most 8 and a power of 2!");
|
|
return PowerOf2Floor(
|
|
std::max<unsigned>(std::min<unsigned>(RVVVectorLMULMax, 8), 1));
|
|
}
|
|
|
|
unsigned RISCVSubtarget::getMaxELENForFixedLengthVectors() const {
|
|
assert(hasVInstructions() &&
|
|
"Tried to get maximum ELEN without Zve or V extension support!");
|
|
assert(RVVVectorELENMax <= 64 && RVVVectorELENMax >= 8 &&
|
|
isPowerOf2_32(RVVVectorELENMax) &&
|
|
"V extension requires a ELEN to be a power of 2 between 8 and 64!");
|
|
return PowerOf2Floor(
|
|
std::max<unsigned>(std::min<unsigned>(RVVVectorELENMax, 64), 8));
|
|
}
|
|
|
|
bool RISCVSubtarget::useRVVForFixedLengthVectors() const {
|
|
return hasVInstructions() && getMinRVVVectorSizeInBits() != 0;
|
|
}
|